Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752175Ab3FYI2D (ORCPT ); Tue, 25 Jun 2013 04:28:03 -0400 Received: from mail-qc0-f174.google.com ([209.85.216.174]:46899 "EHLO mail-qc0-f174.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751597Ab3FYI17 (ORCPT ); Tue, 25 Jun 2013 04:27:59 -0400 MIME-Version: 1.0 In-Reply-To: <1371795256-16703-4-git-send-email-mturquette@linaro.org> References: <1371795256-16703-1-git-send-email-mturquette@linaro.org> <1371795256-16703-4-git-send-email-mturquette@linaro.org> Date: Tue, 25 Jun 2013 16:27:58 +0800 Message-ID: Subject: Re: [PATCH v3 3/5] clk: dt: binding for basic multiplexer clock From: Haojian Zhuang To: Mike Turquette , Russell King - ARM Linux , Arnd Bergmann , Olof Johansson Cc: "linux-kernel@vger.kernel.org" , "linux-arm-kernel@lists.infradead.org" , "devicetree-discuss@lists.ozlabs.org" , =?ISO-8859-1?Q?Heiko_St=FCbner?= , Matt Sealey , Stephen Boyd , Tero Kristo Content-Type: text/plain; charset=ISO-8859-1 Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 7675 Lines: 200 On 21 June 2013 14:14, Mike Turquette wrote: > Device Tree binding for the basic clock multiplexer, plus the setup > function to register the clock. Based on the existing fixed-clock > binding. > > Includes minor beautification of clk-provider.h where some whitespace is > added and of_fixed_factor_clock_setup is relocated to maintain a > consistent style. > > Tero Kristo contributed helpful bug fixes to this patch. > > Signed-off-by: Mike Turquette > --- > Changes since v2: > * added hiword-mask property to the binding > * changed bit-shift property from u8 to u32 in the dt binding > > Changes since v1: > * pass shift value into clk_register_mux_table > * s/multiplexor/multiplexer/ > * removed debug prints > * mask is u32, shift is u8 > * DT property names use dashes instead of underscores > * DT property names are more verbose > * shift property is optional in binding and can be auto-generated from a > full 32-bit mask > > .../devicetree/bindings/clock/mux-clock.txt | 79 ++++++++++++++++++++++ > drivers/clk/clk-mux.c | 65 +++++++++++++++++- > include/linux/clk-provider.h | 5 +- > 3 files changed, 147 insertions(+), 2 deletions(-) > create mode 100644 Documentation/devicetree/bindings/clock/mux-clock.txt > > diff --git a/Documentation/devicetree/bindings/clock/mux-clock.txt b/Documentation/devicetree/bindings/clock/mux-clock.txt > new file mode 100644 > index 0000000..54cb8d1 > --- /dev/null > +++ b/Documentation/devicetree/bindings/clock/mux-clock.txt > @@ -0,0 +1,79 @@ > +Binding for simple mux clock. > + > +This binding uses the common clock binding[1]. It assumes a > +register-mapped multiplexer with multiple input clock signals or > +parents, one of which can be selected as output. This clock does not > +gate or adjust the parent rate via a divider or multiplier. > + > +By default the "clocks" property lists the parents in the same order > +as they are programmed into the regster. E.g: > + > + clocks = <&foo_clock>, <&bar_clock>, <&baz_clock>; > + > +results in programming the register as follows: > + > +register value selected parent clock > +0 foo_clock > +1 bar_clock > +2 baz_clock > + > +Some clock controller IPs do not allow a value of zero to be programmed > +into the register, instead indexing begins at 1. The optional property > +"index_one" modified the scheme as follows: > + > +register value selected clock parent > +1 foo_clock > +2 bar_clock > +3 baz_clock > + > +Additionally an optional table of bit and parent pairs may be supplied > +like so: > + > + table = <&foo_clock 0x0>, <&bar_clock, 0x2>, <&baz_clock, 0x4>; > + > +where the first value in the pair is the parent clock and the second > +value is the bitfield to be programmed into the register. > + > +The binding must provide the register to control the mux and the mask > +for the corresponding control bits. Optionally the number of bits to > +shift that mask if necessary. If the shift value is missing it is the > +same as supplying a zero shift. > + > +[1] Documentation/devicetree/bindings/clock/clock-bindings.txt > + > +Required properties: > +- compatible : shall be "mux-clock". > +- #clock-cells : from common clock binding; shall be set to 0. > +- clocks : link phandles of parent clocks > +- reg : base address for register controlling adjustable mux > +- bit-mask : arbitrary bitmask for programming the adjustable mux > + > +Optional properties: > +- clock-output-names : From common clock binding. > +- table : array of integer pairs defining parents & bitfield values > +- bit-shift : number of bits to shift the bit-mask, defaults to > + (ffs(mask) - 1) if not present > +- index-starts-at-one : valid input select programming starts at 1, not > + zero > +- hiword-mask : lower half of the register programs the mux, upper half > + of the register indicates bits that were updated in the lower half > + > +Examples: > + clock: clock@4a008100 { > + compatible = "mux-clock"; > + #clock-cells = <0>; > + clocks = <&clock_foo>, <&clock_bar>, <&clock_baz>; > + reg = <0x4a008100 0x4> > + mask = <0x3>; > + index_one; > + }; > + > + clock: clock@4a008100 { > + #clock-cells = <0>; > + compatible = "mux-clock"; > + clocks = <&clock_foo>, <&clock_bar>, <&clock_baz>; > + reg = <0x4a008100 0x4>; > + mask = <0x3>; > + shift = <0>; > + table = <&clock_foo 1>, <&clock_bar 2>, <&clock_baz 3>; > + }; > diff --git a/drivers/clk/clk-mux.c b/drivers/clk/clk-mux.c > index 614444c..4751bce 100644 > --- a/drivers/clk/clk-mux.c > +++ b/drivers/clk/clk-mux.c > @@ -1,7 +1,7 @@ > /* > * Copyright (C) 2011 Sascha Hauer, Pengutronix > * Copyright (C) 2011 Richard Zhao, Linaro > - * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd > + * Copyright (C) 2011-2013 Mike Turquette, Linaro Ltd > * > * This program is free software; you can redistribute it and/or modify > * it under the terms of the GNU General Public License version 2 as > @@ -16,6 +16,8 @@ > #include > #include > #include > +#include > +#include > > /* > * DOC: basic adjustable multiplexer clock that cannot gate > @@ -166,3 +168,64 @@ struct clk *clk_register_mux(struct device *dev, const char *name, > flags, reg, shift, mask, clk_mux_flags, > NULL, lock); > } > + > +#ifdef CONFIG_OF > +/** > + * of_mux_clk_setup() - Setup function for simple mux rate clock > + */ > +void of_mux_clk_setup(struct device_node *node) > +{ > + struct clk *clk; > + const char *clk_name = node->name; > + void __iomem *reg; > + int num_parents; > + const char **parent_names; > + int i; > + u8 clk_mux_flags = 0; > + u32 mask = 0; > + u32 shift = 0; > + > + of_property_read_string(node, "clock-output-names", &clk_name); > + > + num_parents = of_clk_get_parent_count(node); > + if (num_parents < 1) { > + pr_err("%s: mux-clock %s must have parent(s)\n", > + __func__, node->name); > + return; > + } > + > + parent_names = kzalloc((sizeof(char*) * num_parents), > + GFP_KERNEL); > + > + for (i = 0; i < num_parents; i++) > + parent_names[i] = of_clk_get_parent_name(node, i); > + > + reg = of_iomap(node, 0); As you mentioned above, reg : base address for register controlling adjustable mux. Each clock node has the reg property. It means that we have to allocate one page memory for each register since of_iomap() is used at here. We always have lots of registers with continuous address in SoC, like 0x40a00040, 0x40a00044, .... Then we'll waste too much memory in system. How about only define common function to parse property? Make register mapping handled by vendor's clock driver. Regards Haojian -- To unsubscribe from this list: send the line "unsubscribe linux-kernel" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html Please read the FAQ at http://www.tux.org/lkml/