Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932322AbaDHQCU (ORCPT ); Tue, 8 Apr 2014 12:02:20 -0400 Received: from mail-qa0-f47.google.com ([209.85.216.47]:56694 "EHLO mail-qa0-f47.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1757159AbaDHQCR (ORCPT ); Tue, 8 Apr 2014 12:02:17 -0400 MIME-Version: 1.0 In-Reply-To: <20140408143327.GC16054@pengutronix.de> References: <1396907649-20212-1-git-send-email-tthayer@altera.com> <1396907649-20212-2-git-send-email-tthayer@altera.com> <20140408133818.GB16054@pengutronix.de> <1396967390.23349.15.camel@dinh-ubuntu> <20140408143327.GC16054@pengutronix.de> Date: Tue, 8 Apr 2014 11:02:15 -0500 Message-ID: Subject: Re: [PATCH 1/3] dts: socfpga: Add bindings for Altera SoC SDRAM controller From: delicious quinoa To: Steffen Trumtrar Cc: Thor Thayer , Rob Herring , dougthompson@xmission.com, Grant Likely , pawel.moll@arm.com, Mark Rutland , ijc+devicetree@hellion.org.uk, galak@codeaurora.org, Rob Landley , linux@arm.linux.org.uk, Dinh Nguyen , "devicetree@vger.kernel.org" , linux-kernel , linux-arm-kernel@lists.infradead.org, "linux-doc@vger.kernel.org" Content-Type: text/plain; charset=ISO-8859-1 Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Apr 8, 2014 at 9:33 AM, Steffen Trumtrar wrote: > On Tue, Apr 08, 2014 at 09:29:50AM -0500, Thor Thayer wrote: >> On Tue, 2014-04-08 at 15:38 +0200, Steffen Trumtrar wrote: >> > Hi! >> > >> > On Mon, Apr 07, 2014 at 04:54:07PM -0500, tthayer@altera.com wrote: >> > > From: Thor Thayer >> > > >> > > Addition of the Altera SDRAM controller bindings and device >> > > tree changes to the Altera SoC project. >> > > >> [snip] >> > > + >> > > +Required properties: >> > > +- compatible : "altr,sdr-ctl", "syscon"; >> > > + Note that syscon is invoked for this device to support the FPGA >> > > + bridge driver, EDAC driver and other devices that share the >> > > + registers. >> > > +- reg : Should contain 1 register ranges(address and length) >> > >> > I haven't really thought this through, but why would the FPGA bridge driver >> > access the sdram controller? For releasing the resets in fpgaportrst ? Or is >> > there more? >> >> Hi Steffan. No, not for resets. We need to enable the FPGA to SDRAM >> path. Our SDRAM controller allows FPGA master access to the SDRAM. >> > > Yes. But what you have to do to enable the path is let the FPGA port you use > out of reset. And that is it as far as I can see. The rest happens in the > bitstream. Or is there more to enable the path? > The FPGA2SDRAM bridge is the one I didn't use as of yet, so if I miss something > please elaborate. Hi Steffen, The sdram controller is used by two drivers. That's why we want to specify "syscon" here. The other driver is the FPGA bridge driver. Its functionality is very separate from what this driver is doing (we are not enabling the bridge in this driver; we are enabling the monitoring and resetting the interrupt bit of the EDAC). We wanted to specify "syscon" her so that we don't have to have to change it for the other driver. Alan Tull -- To unsubscribe from this list: send the line "unsubscribe linux-kernel" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html Please read the FAQ at http://www.tux.org/lkml/