Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752431AbbD3Pb3 (ORCPT ); Thu, 30 Apr 2015 11:31:29 -0400 Received: from hqemgate14.nvidia.com ([216.228.121.143]:2531 "EHLO hqemgate14.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751132AbbD3PbZ (ORCPT ); Thu, 30 Apr 2015 11:31:25 -0400 X-PGP-Universal: processed; by hqnvupgp08.nvidia.com on Thu, 30 Apr 2015 08:29:50 -0700 Message-ID: <55424ACA.9010406@nvidia.com> Date: Thu, 30 Apr 2015 11:31:22 -0400 From: Rhyland Klein User-Agent: Mozilla/5.0 (Windows NT 6.1; WOW64; rv:31.0) Gecko/20100101 Thunderbird/31.6.0 MIME-Version: 1.0 To: Peter De Schrijver CC: Mike Turquette , Stephen Warren , Stephen Boyd , Thierry Reding , Alexandre Courbot , , , , Bill Huang Subject: Re: [PATCH v2 16/19] clk: tegra: pll: Add Set_default logic References: <1430328109-537-1-git-send-email-rklein@nvidia.com> <1430328109-537-17-git-send-email-rklein@nvidia.com> <20150430101225.GU3097@tbergstrom-lnx.Nvidia.com> In-Reply-To: <20150430101225.GU3097@tbergstrom-lnx.Nvidia.com> Content-Type: text/plain; charset="windows-1252" Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 6312 Lines: 171 On 4/30/2015 6:12 AM, Peter De Schrijver wrote: > On Wed, Apr 29, 2015 at 01:21:46PM -0400, Rhyland Klein wrote: >> From: Bill Huang >> >> Add logic which (if specified for a pll) can verify that a PLL is set >> to the proper default value and if not can set it. This can be >> specified per PLL as each will have different default values. >> > > Why can't we just set the default values at init time? Sorry, I did some investigation into this and wrote up a nice response ... and forgot to hit send ... The reason this can't be run only once at init time is the following. In reality, we want to have the defined default values written as early as possible. Idealy, the bootloader could write these, so the kernel need only check, see they are right, and not touch them. However, since we can't rely on the bootloader to do so, the kernel needs the support to be able to write these default values. At init time, some pll's will be enabled (from bootloader) and because they are enabled (and the rest of the clk framework isn't done being setup yet) we can't disable them to write the full register values. Therefore, the set_defaults logic uses a 2-pass system. first pass: Try to set defaults at init/registration time. If pll is disabled, this works fine. If it is enabled, then we update a subset of the register as a "best effort" setting of the defaults. second pass: Should only run the first time we go through set_rate for a pll. If the first pass already wrote default value, then it skips this step. Otherwise it will go in, once the pll is disabled in the set_rate path, and write the full register default. This is required because some registers need to be reset to the default values we have to ensure locking works correctly. Does that make sense? -rhyland > >> Signed-off-by: Bill Huang >> --- >> v2: >> - Remove MACRO for PLL_MISC_CHECK_DEFAULT as suggested, and instead >> the tegra210 driver will include an inline version of this function. >> >> drivers/clk/tegra/clk-pll.c | 46 ++++++++++++++++++++++++++++++++----------- >> drivers/clk/tegra/clk.h | 2 ++ >> 2 files changed, 37 insertions(+), 11 deletions(-) >> >> diff --git a/drivers/clk/tegra/clk-pll.c b/drivers/clk/tegra/clk-pll.c >> index 00f0e621533a..28a2376cd8a7 100644 >> --- a/drivers/clk/tegra/clk-pll.c >> +++ b/drivers/clk/tegra/clk-pll.c >> @@ -658,15 +658,28 @@ static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg, >> unsigned long rate) >> { >> struct tegra_clk_pll *pll = to_clk_pll(hw); >> + struct tegra_clk_pll_freq_table old_cfg; >> int state, ret = 0; >> >> state = clk_pll_is_enabled(hw); >> >> + _get_pll_mnp(pll, &old_cfg); >> + >> + if (state && pll->params->defaults_set && pll->params->dyn_ramp && >> + (cfg->m == old_cfg.m) && (cfg->p == old_cfg.p)) { >> + ret = pll->params->dyn_ramp(pll, cfg); >> + if (!ret) >> + return 0; >> + } >> + >> if (state) { >> pll_clk_stop_ss(pll); >> _clk_pll_disable(hw); >> } >> >> + if (!pll->params->defaults_set && pll->params->set_defaults) >> + pll->params->set_defaults(pll); >> + >> _update_pll_mnp(pll, cfg); >> >> if (pll->params->flags & TEGRA_PLL_HAS_CPCON) >> @@ -1526,6 +1539,9 @@ static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll, >> if (!pll->params->calc_rate) >> pll->params->calc_rate = _calc_rate; >> >> + if (pll->params->set_defaults) >> + pll->params->set_defaults(pll); >> + >> /* Data in .init is copied by clk_register(), so stack variable OK */ >> pll->hw.init = &init; >> >> @@ -1644,7 +1660,6 @@ struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name, >> struct tegra_clk_pll *pll; >> struct clk *clk, *parent; >> unsigned long parent_rate; >> - int err; >> u32 val, val_iddq; >> >> parent = __clk_lookup(parent_name); >> @@ -1665,18 +1680,27 @@ struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name, >> pll_params->vco_min = pll_params->adjust_vco(pll_params, >> parent_rate); >> >> - err = _setup_dynamic_ramp(pll_params, clk_base, parent_rate); >> - if (err) >> - return ERR_PTR(err); >> + /* >> + * If the pll has a set_defaults callback, it will take care of >> + * configuring dynamic ramping and setting IDDQ in that path. >> + */ >> + if (!pll_params->set_defaults) { >> + int err; >> >> - val = readl_relaxed(clk_base + pll_params->base_reg); >> - val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg); >> + err = _setup_dynamic_ramp(pll_params, clk_base, parent_rate); >> + if (err) >> + return ERR_PTR(err); >> >> - if (val & PLL_BASE_ENABLE) >> - WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx)); >> - else { >> - val_iddq |= BIT(pll_params->iddq_bit_idx); >> - writel_relaxed(val_iddq, clk_base + pll_params->iddq_reg); >> + val = readl_relaxed(clk_base + pll_params->base_reg); >> + val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg); >> + >> + if (val & PLL_BASE_ENABLE) >> + WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx)); >> + else { >> + val_iddq |= BIT(pll_params->iddq_bit_idx); >> + writel_relaxed(val_iddq, >> + clk_base + pll_params->iddq_reg); >> + } >> } >> >> pll = _tegra_init_pll(clk_base, pmc, pll_params, lock); >> diff --git a/drivers/clk/tegra/clk.h b/drivers/clk/tegra/clk.h >> index 850521d42be6..84c417576c18 100644 >> --- a/drivers/clk/tegra/clk.h >> +++ b/drivers/clk/tegra/clk.h >> @@ -239,6 +239,7 @@ struct tegra_clk_pll_params { >> int stepb_shift; >> int lock_delay; >> int max_p; >> + bool defaults_set; >> struct pdiv_map *pdiv_tohw; >> struct div_nmp *div_nmp; >> struct tegra_clk_pll_freq_table *freq_table; >> @@ -254,6 +255,7 @@ struct tegra_clk_pll_params { >> unsigned long parent_rate); >> int (*dyn_ramp)(struct tegra_clk_pll *pll, >> struct tegra_clk_pll_freq_table *cfg); >> + void (*set_defaults)(struct tegra_clk_pll *pll); >> }; >> >> #define TEGRA_PLL_USE_LOCK BIT(0) >> -- >> 1.7.9.5 >> -- nvpublic -- To unsubscribe from this list: send the line "unsubscribe linux-kernel" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html Please read the FAQ at http://www.tux.org/lkml/