Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1755281AbbHKHW5 (ORCPT ); Tue, 11 Aug 2015 03:22:57 -0400 Received: from gloria.sntech.de ([95.129.55.99]:39624 "EHLO gloria.sntech.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1755088AbbHKHW4 convert rfc822-to-8bit (ORCPT ); Tue, 11 Aug 2015 03:22:56 -0400 From: Heiko =?ISO-8859-1?Q?St=FCbner?= To: Shunqian Zheng Cc: gregkh@linuxfoundation.org, srinivas.kandagatla@linaro.org, maxime.ripard@free-electrons.com, caesar.wang@rock-chips.com, dianders@chromium.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org, xjq@rock-chips.com Subject: Re: [PATCH v1 1/5] clk: rockchip: rk3288: Add the clock id of eFuse Date: Tue, 11 Aug 2015 09:22:46 +0200 Message-ID: <15314033.JtZG8yr7WE@diego> User-Agent: KMail/4.14.1 (Linux/3.16.0-4-amd64; KDE/4.14.2; x86_64; ; ) In-Reply-To: <1757784.jPpHQAb5oi@diego> References: <1439273706-28274-1-git-send-email-zhengsq@rock-chips.com> <1439273706-28274-2-git-send-email-zhengsq@rock-chips.com> <1757784.jPpHQAb5oi@diego> MIME-Version: 1.0 Content-Transfer-Encoding: 8BIT Content-Type: text/plain; charset="iso-8859-1" Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 2603 Lines: 73 Am Dienstag, 11. August 2015, 09:16:32 schrieb Heiko St?bner: > Am Dienstag, 11. August 2015, 14:15:02 schrieb Shunqian Zheng: > > From: ZhengShunQian > > > > The clock id is necessary item, changing it from 0 > > then can be referred in driver and device tree. > > > > Signed-off-by: ZhengShunQian > > Reviewed-by: Heiko Stuebner > > > Patch is missing the clock maintainers and list > Mike Turquette > Stephen Boyd > linux-clk@vger.kernel.org > > > --- > > > > drivers/clk/rockchip/clk-rk3288.c | 2 +- > > include/dt-bindings/clock/rk3288-cru.h | 1 + > > 2 files changed, 2 insertions(+), 1 deletion(-) > > > > diff --git a/drivers/clk/rockchip/clk-rk3288.c > > b/drivers/clk/rockchip/clk-rk3288.c index 0df5bae..31c4f78 100644 > > --- a/drivers/clk/rockchip/clk-rk3288.c > > +++ b/drivers/clk/rockchip/clk-rk3288.c > > @@ -647,7 +647,7 @@ static struct rockchip_clk_branch > > rk3288_clk_branches[] > > __initdata = { GATE(0, "pclk_efuse_1024", "pclk_cpu", 0, > > RK3288_CLKGATE_CON(11), 2, GFLAGS), > > out of curiosity, as I haven't found anything about it yet, do you also know > what the pclk_efuse_1024 is used for? ok, found this myself (the 32x32 bit efuse), but it looks like there is also a clock "acc_efuse" - what is this used for? Heiko > > > GATE(PCLK_TZPC, "pclk_tzpc", > > "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 3, GFLAGS), GATE(PCLK_UART2, > > "pclk_uart2", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 9, GFLAGS), - GATE(0, > > "pclk_efuse_256", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 10, GFLAGS), > > + GATE(PCLK_EFUSE256, "pclk_efuse_256", "pclk_cpu", 0, > > RK3288_CLKGATE_CON(11), 10, GFLAGS), GATE(PCLK_RKPWM, "pclk_rkpwm", > > "pclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 11, GFLAGS), > > > > /* ddrctrl [DDR Controller PHY clock] gates */ > > > > diff --git a/include/dt-bindings/clock/rk3288-cru.h > > b/include/dt-bindings/clock/rk3288-cru.h index c719aac..ab74d5e 100644 > > --- a/include/dt-bindings/clock/rk3288-cru.h > > +++ b/include/dt-bindings/clock/rk3288-cru.h > > @@ -164,6 +164,7 @@ > > > > #define PCLK_DDRUPCTL1 366 > > #define PCLK_PUBL1 367 > > #define PCLK_WDT 368 > > > > +#define PCLK_EFUSE256 369 > > > > /* hclk gates */ > > #define HCLK_GPS 448 -- To unsubscribe from this list: send the line "unsubscribe linux-kernel" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html Please read the FAQ at http://www.tux.org/lkml/