Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1756947AbbKEWIQ (ORCPT ); Thu, 5 Nov 2015 17:08:16 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:44010 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1754095AbbKEWIH (ORCPT ); Thu, 5 Nov 2015 17:08:07 -0500 From: Matthew McClintock To: Andy Gross , linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-gpio@vger.kernel.org Cc: Varadarajan Narayanan , linux-kernel@vger.kernel.org, qca-upstream.external@qca.qualcomm.com, Sricharan R , Mathieu Olivari , Matthew McClintock Subject: [PATCH 1/5] pinctrl: qcom: ipq4019: Add IPQ4019 pinctrl support Date: Thu, 5 Nov 2015 16:07:52 -0600 Message-Id: <1446761276-9111-2-git-send-email-mmcclint@codeaurora.org> X-Mailer: git-send-email 2.5.1 In-Reply-To: <1446761276-9111-1-git-send-email-mmcclint@codeaurora.org> References: <1446761276-9111-1-git-send-email-mmcclint@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 46077 Lines: 1465 From: Varadarajan Narayanan Add pinctrl driver support for IPQ4019 platform Signed-off-by: Sricharan R Signed-off-by: Mathieu Olivari Signed-off-by: Varadarajan Narayanan Signed-off-by: Matthew McClintock --- .../bindings/pinctrl/qcom,ipq4019-pinctrl.txt | 116 ++ drivers/pinctrl/qcom/Kconfig | 8 + drivers/pinctrl/qcom/Makefile | 1 + drivers/pinctrl/qcom/pinctrl-ipq4019.c | 1280 ++++++++++++++++++++ 4 files changed, 1405 insertions(+) create mode 100644 Documentation/devicetree/bindings/pinctrl/qcom,ipq4019-pinctrl.txt create mode 100644 drivers/pinctrl/qcom/pinctrl-ipq4019.c diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,ipq4019-pinctrl.txt b/Documentation/devicetree/bindings/pinctrl/qcom,ipq4019-pinctrl.txt new file mode 100644 index 0000000..045c5aa --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/qcom,ipq4019-pinctrl.txt @@ -0,0 +1,116 @@ +Qualcomm Atheros IPQ4019 TLMM block + +Required properties: +- compatible: "qcom,ipq4019-pinctrl" +- reg: Should be the base address and length of the TLMM block. +- interrupts: Should be the parent IRQ of the TLMM block. +- interrupt-controller: Marks the device node as an interrupt controller. +- #interrupt-cells: Should be two. +- gpio-controller: Marks the device node as a GPIO controller. +- #gpio-cells : Should be two. + The first cell is the gpio pin number and the + second cell is used for optional parameters. + +Please refer to ../gpio/gpio.txt and ../interrupt-controller/interrupts.txt for +a general description of GPIO and interrupt bindings. + +Please refer to pinctrl-bindings.txt in this directory for details of the +common pinctrl bindings used by client devices, including the meaning of the +phrase "pin configuration node". + +The pin configuration nodes act as a container for an abitrary number of +subnodes. Each of these subnodes represents some desired configuration for a +pin, a group, or a list of pins or groups. This configuration can include the +mux function to select on those pin(s)/group(s), and various pin configuration +parameters, such as pull-up, drive strength, etc. + +The name of each subnode is not important; all subnodes should be enumerated +and processed purely based on their content. + +Each subnode only affects those parameters that are explicitly listed. In +other words, a subnode that lists a mux function but no pin configuration +parameters implies no information about any pin configuration parameters. +Similarly, a pin subnode that describes a pullup parameter implies no +information about e.g. the mux function. + + +The following generic properties as defined in pinctrl-bindings.txt are valid +to specify in a pin configuration subnode: + pins, function, bias-disable, bias-pull-down, bias-pull,up, drive-strength. + +Non-empty subnodes must specify the 'pins' property. +Note that not all properties are valid for all pins. + + +Valid values for qcom,pins are: + gpio0-gpio70 + Supports mux, bias and drive-strength + + sdio_cd, sdio_clk, sdio_cmd, sdio_data1, sdio_data1, sdio_data1, sdio_data1, + sdio_data5, sdio_data6, sdio_data7 + +Valid values for qcom,function are: +smart0, jtag, audio0, mdio0, wcss0_dbg18, wcss1_dbg18, qdss_tracedata_a, mdc, +wcss0_dbg19, wcss1_dbg19, blsp_uart1, wifi0_uart, wifi1_uart, smart1, +wcss0_dbg20, wcss1_dbg20, wifi0_uart0, wifi1_uart0, wcss0_dbg21, wcss1_dbg21, +blsp_i2c0, wcss0_dbg22, wcss1_dbg22, wcss0_dbg23, wcss1_dbg23, blsp_i2c1, +wcss0_dbg24, wcss1_dbg24, wcss0_dbg25, wcss1_dbg25, pcie_rst, wcss0_dbg26, +wcss1_dbg26, pcie_clk0, wcss0_dbg27, wcss1_dbg27, led0, blsp_uart0, led1, +chip_irq0, wifi0_uart1, wifi1_uart1, wcss0_dbg28, wcss1_dbg28, chip_rst, +audio_spdifout, sdio1, rgmii2, sdio2, rgmii3, sdio3, rgmii_rx, sdio_clk, +wcss0_dbg29, wcss1_dbg29, wcss0_dbg16, wcss1_dbg16, audio1, wcss0_dbg17, +wcss1_dbg17, sdio_cd, rgmii0, sdio0, rgmii1, rgmii_txc, audio_td1, sdio_cmd, +audio_td2, sdio4, audio_td3, sdio5, audio_pwm0, sdio6, audio_pwm1, sdio7, +rgmii_rxc, audio_pwm2, rgmii_tx, audio_pwm3, wcss0_dbg30, wcss1_dbg30, +wcss0_dbg31, wcss1_dbg31, rmii00, led2, rmii01, wifi0_wci, wifi1_wci, +rmii0_tx, rmii0_rx, pcie_clk1, led3, pcie_wakeup, rmii0_refclk, +wifi0_rfsilient0, wifi1_rfsilient0, smart2, led4, wifi0_cal, wifi1_cal, +wifi_wci0, rmii0_dv, wifi_wci1, rmii1_refclk, blsp_spi1, led5, rmii10, +blsp_spi0, led6, rmii11, led7, rmii1_dv, led8, rmii1_tx, aud_pin, led9, +rmii1_rx, led10, wifi0_rfsilient1, wifi1_rfsilient1, led11, qpic_pad, +qdss_cti_trig_in_a0, mdio1, audio2, dbg_out, wcss0_dbg, wcss1_dbg, atest_char3, +pmu0, wcss0_dbg0, wcss1_dbg0, atest_char2, pmu1, wcss0_dbg1, wcss1_dbg1, +atest_char1, wcss0_dbg2, wcss1_dbg2, qpic_pad4, atest_char0, wcss0_dbg3, +wcss1_dbg3, qpic_pad5, smart3, wcss0_dbg14, wcss1_dbg14, qpic_pad6, +wcss0_dbg15, wcss1_dbg15, qdss_tracectl_a, qpic_pad7, atest_char, wcss0_dbg4, +wcss1_dbg4, qdss_traceclk_a, qpic_pad8, wcss0_dbg5, wcss1_dbg5, +qdss_cti_trig_out_a0, wcss0_dbg6, wcss1_dbg6, qdss_cti_trig_out_b0, chip_irq1, +qpic_pad0, wcss0_dbg7, wcss1_dbg7, qdss_cti_trig_in_b0, qpic_pad1, wcss0_dbg8, +wcss1_dbg8, qpic_pad2, wcss0_dbg9, wcss1_dbg9, qpic_pad3, wcss0_dbg10, +wcss1_dbg10, wcss0_dbg11, wcss1_dbg11, wcss0_dbg12, wcss1_dbg12, wcss0_dbg13, +wcss1_dbg13 + +Example: + + msmgpio: pinctrl@1000000 { + compatible = "qcom,ipq4019-pinctrl"; + reg = <0x1000000 0x300000>; + + gpio-controller; + #gpio-cells = <2>; + interrupt-controller; + #interrupt-cells = <2>; + interrupts = <0 208 0>; + + pinctrl-names = "default"; + pinctrl-0 = <&blsp_uart1>; + + blsp_uart1_default: blsp_uart1_default { + mux { + qcom,pins = "gpio4", "gpio5"; + qcom,function = "blsp_uart1"; + }; + + tx { + qcom,pins = "gpio4"; + drive-strength = <4>; + bias-disable; + }; + + rx { + qcom,pins = "gpio5"; + drive-strength = <2>; + bias-pull-up; + }; + }; + }; diff --git a/drivers/pinctrl/qcom/Kconfig b/drivers/pinctrl/qcom/Kconfig index 383263a..6b898ef 100644 --- a/drivers/pinctrl/qcom/Kconfig +++ b/drivers/pinctrl/qcom/Kconfig @@ -23,6 +23,14 @@ config PINCTRL_APQ8084 This is the pinctrl, pinmux, pinconf and gpiolib driver for the Qualcomm TLMM block found in the Qualcomm APQ8084 platform. +config PINCTRL_IPQ4019 + tristate "Qualcomm IPQ4019 pin controller driver" + depends on GPIOLIB && OF + select PINCTRL_MSM + help + This is the pinctrl, pinmux, pinconf and gpiolib driver for the + Qualcomm TLMM block found in the Qualcomm IPQ4019 platform. + config PINCTRL_IPQ8064 tristate "Qualcomm IPQ8064 pin controller driver" depends on GPIOLIB && OF diff --git a/drivers/pinctrl/qcom/Makefile b/drivers/pinctrl/qcom/Makefile index 13b190e..fb9a991 100644 --- a/drivers/pinctrl/qcom/Makefile +++ b/drivers/pinctrl/qcom/Makefile @@ -2,6 +2,7 @@ obj-$(CONFIG_PINCTRL_MSM) += pinctrl-msm.o obj-$(CONFIG_PINCTRL_APQ8064) += pinctrl-apq8064.o obj-$(CONFIG_PINCTRL_APQ8084) += pinctrl-apq8084.o +obj-$(CONFIG_PINCTRL_IPQ4019) += pinctrl-ipq4019.o obj-$(CONFIG_PINCTRL_IPQ8064) += pinctrl-ipq8064.o obj-$(CONFIG_PINCTRL_MSM8660) += pinctrl-msm8660.o obj-$(CONFIG_PINCTRL_MSM8960) += pinctrl-msm8960.o diff --git a/drivers/pinctrl/qcom/pinctrl-ipq4019.c b/drivers/pinctrl/qcom/pinctrl-ipq4019.c new file mode 100644 index 0000000..aa4de24 --- /dev/null +++ b/drivers/pinctrl/qcom/pinctrl-ipq4019.c @@ -0,0 +1,1280 @@ +/* + * Copyright (c) 2015, The Linux Foundation. All rights reserved. + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 and + * only version 2 as published by the Free Software Foundation. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + */ + +#include +#include +#include +#include + +#include "pinctrl-msm.h" + +#define FUNCTION(fname) \ + [qca_mux_##fname] = { \ + .name = #fname, \ + .groups = fname##_groups, \ + .ngroups = ARRAY_SIZE(fname##_groups), \ + } + +#define REG_BASE 0x0 +#define REG_SIZE 0x1000 +#define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9, f10, f11, f12, f13, f14) \ + { \ + .name = "gpio" #id, \ + .pins = gpio##id##_pins, \ + .npins = (unsigned)ARRAY_SIZE(gpio##id##_pins), \ + .funcs = (int[]){ \ + qca_mux_NA, /* gpio mode */ \ + qca_mux_##f1, \ + qca_mux_##f2, \ + qca_mux_##f3, \ + qca_mux_##f4, \ + qca_mux_##f5, \ + qca_mux_##f6, \ + qca_mux_##f7, \ + qca_mux_##f8, \ + qca_mux_##f9, \ + qca_mux_##f10, \ + qca_mux_##f11, \ + qca_mux_##f12, \ + qca_mux_##f13, \ + qca_mux_##f14 \ + }, \ + .nfuncs = 15, \ + .ctl_reg = REG_BASE + REG_SIZE * id, \ + .io_reg = REG_BASE + 0x4 + REG_SIZE * id, \ + .intr_cfg_reg = REG_BASE + 0x8 + REG_SIZE * id, \ + .intr_status_reg = REG_BASE + 0xc + REG_SIZE * id, \ + .intr_target_reg = REG_BASE + 0x8 + REG_SIZE * id, \ + .mux_bit = 2, \ + .pull_bit = 0, \ + .drv_bit = 6, \ + .oe_bit = 9, \ + .in_bit = 0, \ + .out_bit = 1, \ + .intr_enable_bit = 0, \ + .intr_status_bit = 0, \ + .intr_target_bit = 5, \ + .intr_raw_status_bit = 4, \ + .intr_polarity_bit = 1, \ + .intr_detection_bit = 2, \ + .intr_detection_width = 2, \ + } + +static const struct pinctrl_pin_desc ipq4019_pins[] = { + PINCTRL_PIN(0, "GPIO_0"), + PINCTRL_PIN(1, "GPIO_1"), + PINCTRL_PIN(2, "GPIO_2"), + PINCTRL_PIN(3, "GPIO_3"), + PINCTRL_PIN(4, "GPIO_4"), + PINCTRL_PIN(5, "GPIO_5"), + PINCTRL_PIN(6, "GPIO_6"), + PINCTRL_PIN(7, "GPIO_7"), + PINCTRL_PIN(8, "GPIO_8"), + PINCTRL_PIN(9, "GPIO_9"), + PINCTRL_PIN(10, "GPIO_10"), + PINCTRL_PIN(11, "GPIO_11"), + PINCTRL_PIN(12, "GPIO_12"), + PINCTRL_PIN(13, "GPIO_13"), + PINCTRL_PIN(14, "GPIO_14"), + PINCTRL_PIN(15, "GPIO_15"), + PINCTRL_PIN(16, "GPIO_16"), + PINCTRL_PIN(17, "GPIO_17"), + PINCTRL_PIN(18, "GPIO_18"), + PINCTRL_PIN(19, "GPIO_19"), + PINCTRL_PIN(20, "GPIO_20"), + PINCTRL_PIN(21, "GPIO_21"), + PINCTRL_PIN(22, "GPIO_22"), + PINCTRL_PIN(23, "GPIO_23"), + PINCTRL_PIN(24, "GPIO_24"), + PINCTRL_PIN(25, "GPIO_25"), + PINCTRL_PIN(26, "GPIO_26"), + PINCTRL_PIN(27, "GPIO_27"), + PINCTRL_PIN(28, "GPIO_28"), + PINCTRL_PIN(29, "GPIO_29"), + PINCTRL_PIN(30, "GPIO_30"), + PINCTRL_PIN(31, "GPIO_31"), + PINCTRL_PIN(32, "GPIO_32"), + PINCTRL_PIN(33, "GPIO_33"), + PINCTRL_PIN(34, "GPIO_34"), + PINCTRL_PIN(35, "GPIO_35"), + PINCTRL_PIN(36, "GPIO_36"), + PINCTRL_PIN(37, "GPIO_37"), + PINCTRL_PIN(38, "GPIO_38"), + PINCTRL_PIN(39, "GPIO_39"), + PINCTRL_PIN(40, "GPIO_40"), + PINCTRL_PIN(41, "GPIO_41"), + PINCTRL_PIN(42, "GPIO_42"), + PINCTRL_PIN(43, "GPIO_43"), + PINCTRL_PIN(44, "GPIO_44"), + PINCTRL_PIN(45, "GPIO_45"), + PINCTRL_PIN(46, "GPIO_46"), + PINCTRL_PIN(47, "GPIO_47"), + PINCTRL_PIN(48, "GPIO_48"), + PINCTRL_PIN(49, "GPIO_49"), + PINCTRL_PIN(50, "GPIO_50"), + PINCTRL_PIN(51, "GPIO_51"), + PINCTRL_PIN(52, "GPIO_52"), + PINCTRL_PIN(53, "GPIO_53"), + PINCTRL_PIN(54, "GPIO_54"), + PINCTRL_PIN(55, "GPIO_55"), + PINCTRL_PIN(56, "GPIO_56"), + PINCTRL_PIN(57, "GPIO_57"), + PINCTRL_PIN(58, "GPIO_58"), + PINCTRL_PIN(59, "GPIO_59"), + PINCTRL_PIN(60, "GPIO_60"), + PINCTRL_PIN(61, "GPIO_61"), + PINCTRL_PIN(62, "GPIO_62"), + PINCTRL_PIN(63, "GPIO_63"), + PINCTRL_PIN(64, "GPIO_64"), + PINCTRL_PIN(65, "GPIO_65"), + PINCTRL_PIN(66, "GPIO_66"), + PINCTRL_PIN(67, "GPIO_67"), + PINCTRL_PIN(68, "GPIO_68"), + PINCTRL_PIN(69, "GPIO_69"), + PINCTRL_PIN(70, "SDC1_CLK"), + PINCTRL_PIN(71, "SDC1_CMD"), + PINCTRL_PIN(72, "SDC1_DATA"), + PINCTRL_PIN(73, "SDC2_CLK"), + PINCTRL_PIN(74, "SDC2_CMD"), + PINCTRL_PIN(75, "SDC2_DATA"), +}; + +#define DECLARE_QCA_GPIO_PINS(pin) \ + static const unsigned int gpio##pin##_pins[] = { pin } +DECLARE_QCA_GPIO_PINS(0); +DECLARE_QCA_GPIO_PINS(1); +DECLARE_QCA_GPIO_PINS(2); +DECLARE_QCA_GPIO_PINS(3); +DECLARE_QCA_GPIO_PINS(4); +DECLARE_QCA_GPIO_PINS(5); +DECLARE_QCA_GPIO_PINS(6); +DECLARE_QCA_GPIO_PINS(7); +DECLARE_QCA_GPIO_PINS(8); +DECLARE_QCA_GPIO_PINS(9); +DECLARE_QCA_GPIO_PINS(10); +DECLARE_QCA_GPIO_PINS(11); +DECLARE_QCA_GPIO_PINS(12); +DECLARE_QCA_GPIO_PINS(13); +DECLARE_QCA_GPIO_PINS(14); +DECLARE_QCA_GPIO_PINS(15); +DECLARE_QCA_GPIO_PINS(16); +DECLARE_QCA_GPIO_PINS(17); +DECLARE_QCA_GPIO_PINS(18); +DECLARE_QCA_GPIO_PINS(19); +DECLARE_QCA_GPIO_PINS(20); +DECLARE_QCA_GPIO_PINS(21); +DECLARE_QCA_GPIO_PINS(22); +DECLARE_QCA_GPIO_PINS(23); +DECLARE_QCA_GPIO_PINS(24); +DECLARE_QCA_GPIO_PINS(25); +DECLARE_QCA_GPIO_PINS(26); +DECLARE_QCA_GPIO_PINS(27); +DECLARE_QCA_GPIO_PINS(28); +DECLARE_QCA_GPIO_PINS(29); +DECLARE_QCA_GPIO_PINS(30); +DECLARE_QCA_GPIO_PINS(31); +DECLARE_QCA_GPIO_PINS(32); +DECLARE_QCA_GPIO_PINS(33); +DECLARE_QCA_GPIO_PINS(34); +DECLARE_QCA_GPIO_PINS(35); +DECLARE_QCA_GPIO_PINS(36); +DECLARE_QCA_GPIO_PINS(37); +DECLARE_QCA_GPIO_PINS(38); +DECLARE_QCA_GPIO_PINS(39); +DECLARE_QCA_GPIO_PINS(40); +DECLARE_QCA_GPIO_PINS(41); +DECLARE_QCA_GPIO_PINS(42); +DECLARE_QCA_GPIO_PINS(43); +DECLARE_QCA_GPIO_PINS(44); +DECLARE_QCA_GPIO_PINS(45); +DECLARE_QCA_GPIO_PINS(46); +DECLARE_QCA_GPIO_PINS(47); +DECLARE_QCA_GPIO_PINS(48); +DECLARE_QCA_GPIO_PINS(49); +DECLARE_QCA_GPIO_PINS(50); +DECLARE_QCA_GPIO_PINS(51); +DECLARE_QCA_GPIO_PINS(52); +DECLARE_QCA_GPIO_PINS(53); +DECLARE_QCA_GPIO_PINS(54); +DECLARE_QCA_GPIO_PINS(55); +DECLARE_QCA_GPIO_PINS(56); +DECLARE_QCA_GPIO_PINS(57); +DECLARE_QCA_GPIO_PINS(58); +DECLARE_QCA_GPIO_PINS(59); +DECLARE_QCA_GPIO_PINS(60); +DECLARE_QCA_GPIO_PINS(61); +DECLARE_QCA_GPIO_PINS(62); +DECLARE_QCA_GPIO_PINS(63); +DECLARE_QCA_GPIO_PINS(64); +DECLARE_QCA_GPIO_PINS(65); +DECLARE_QCA_GPIO_PINS(66); +DECLARE_QCA_GPIO_PINS(67); +DECLARE_QCA_GPIO_PINS(68); +DECLARE_QCA_GPIO_PINS(69); + +static const unsigned int sdc1_clk_pins[] = { 70 }; +static const unsigned int sdc1_cmd_pins[] = { 71 }; +static const unsigned int sdc1_data_pins[] = { 72 }; +static const unsigned int sdc2_clk_pins[] = { 73 }; +static const unsigned int sdc2_cmd_pins[] = { 74 }; +static const unsigned int sdc2_data_pins[] = { 75 }; + +enum ipq4019_functions { + qca_mux_smart0, + qca_mux_jtag, + qca_mux_audio0, + qca_mux_mdio0, + qca_mux_wcss0_dbg18, + qca_mux_wcss1_dbg18, + qca_mux_qdss_tracedata_a, + qca_mux_mdc, + qca_mux_wcss0_dbg19, + qca_mux_wcss1_dbg19, + qca_mux_blsp_uart1, + qca_mux_wifi0_uart, + qca_mux_wifi1_uart, + qca_mux_smart1, + qca_mux_wcss0_dbg20, + qca_mux_wcss1_dbg20, + qca_mux_wifi0_uart0, + qca_mux_wifi1_uart0, + qca_mux_wcss0_dbg21, + qca_mux_wcss1_dbg21, + qca_mux_blsp_i2c0, + qca_mux_wcss0_dbg22, + qca_mux_wcss1_dbg22, + qca_mux_wcss0_dbg23, + qca_mux_wcss1_dbg23, + qca_mux_blsp_i2c1, + qca_mux_wcss0_dbg24, + qca_mux_wcss1_dbg24, + qca_mux_wcss0_dbg25, + qca_mux_wcss1_dbg25, + qca_mux_pcie_rst, + qca_mux_wcss0_dbg26, + qca_mux_wcss1_dbg26, + qca_mux_pcie_clk0, + qca_mux_wcss0_dbg27, + qca_mux_wcss1_dbg27, + qca_mux_led0, + qca_mux_blsp_uart0, + qca_mux_led1, + qca_mux_chip_irq0, + qca_mux_wifi0_uart1, + qca_mux_wifi1_uart1, + qca_mux_wcss0_dbg28, + qca_mux_wcss1_dbg28, + qca_mux_chip_rst, + qca_mux_audio_spdifout, + qca_mux_sdio1, + qca_mux_rgmii2, + qca_mux_sdio2, + qca_mux_rgmii3, + qca_mux_sdio3, + qca_mux_rgmii_rx, + qca_mux_sdio_clk, + qca_mux_wcss0_dbg29, + qca_mux_wcss1_dbg29, + qca_mux_wcss0_dbg16, + qca_mux_wcss1_dbg16, + qca_mux_audio1, + qca_mux_wcss0_dbg17, + qca_mux_wcss1_dbg17, + qca_mux_sdio_cd, + qca_mux_rgmii0, + qca_mux_sdio0, + qca_mux_rgmii1, + qca_mux_rgmii_txc, + qca_mux_audio_td1, + qca_mux_sdio_cmd, + qca_mux_audio_td2, + qca_mux_sdio4, + qca_mux_audio_td3, + qca_mux_sdio5, + qca_mux_audio_pwm0, + qca_mux_sdio6, + qca_mux_audio_pwm1, + qca_mux_sdio7, + qca_mux_rgmii_rxc, + qca_mux_audio_pwm2, + qca_mux_rgmii_tx, + qca_mux_audio_pwm3, + qca_mux_wcss0_dbg30, + qca_mux_wcss1_dbg30, + qca_mux_wcss0_dbg31, + qca_mux_wcss1_dbg31, + qca_mux_rmii00, + qca_mux_led2, + qca_mux_rmii01, + qca_mux_wifi0_wci, + qca_mux_wifi1_wci, + qca_mux_rmii0_tx, + qca_mux_rmii0_rx, + qca_mux_pcie_clk1, + qca_mux_led3, + qca_mux_pcie_wakeup, + qca_mux_rmii0_refclk, + qca_mux_wifi0_rfsilient0, + qca_mux_wifi1_rfsilient0, + qca_mux_smart2, + qca_mux_led4, + qca_mux_wifi0_cal, + qca_mux_wifi1_cal, + qca_mux_wifi_wci0, + qca_mux_rmii0_dv, + qca_mux_wifi_wci1, + qca_mux_rmii1_refclk, + qca_mux_blsp_spi1, + qca_mux_led5, + qca_mux_rmii10, + qca_mux_blsp_spi0, + qca_mux_led6, + qca_mux_rmii11, + qca_mux_led7, + qca_mux_rmii1_dv, + qca_mux_led8, + qca_mux_rmii1_tx, + qca_mux_aud_pin, + qca_mux_led9, + qca_mux_rmii1_rx, + qca_mux_led10, + qca_mux_wifi0_rfsilient1, + qca_mux_wifi1_rfsilient1, + qca_mux_led11, + qca_mux_qpic_pad, + qca_mux_qdss_cti_trig_in_a0, + qca_mux_mdio1, + qca_mux_audio2, + qca_mux_dbg_out, + qca_mux_wcss0_dbg, + qca_mux_wcss1_dbg, + qca_mux_atest_char3, + qca_mux_pmu0, + qca_mux_wcss0_dbg0, + qca_mux_wcss1_dbg0, + qca_mux_atest_char2, + qca_mux_pmu1, + qca_mux_wcss0_dbg1, + qca_mux_wcss1_dbg1, + qca_mux_atest_char1, + qca_mux_wcss0_dbg2, + qca_mux_wcss1_dbg2, + qca_mux_qpic_pad4, + qca_mux_atest_char0, + qca_mux_wcss0_dbg3, + qca_mux_wcss1_dbg3, + qca_mux_qpic_pad5, + qca_mux_smart3, + qca_mux_wcss0_dbg14, + qca_mux_wcss1_dbg14, + qca_mux_qpic_pad6, + qca_mux_wcss0_dbg15, + qca_mux_wcss1_dbg15, + qca_mux_qdss_tracectl_a, + qca_mux_qpic_pad7, + qca_mux_atest_char, + qca_mux_wcss0_dbg4, + qca_mux_wcss1_dbg4, + qca_mux_qdss_traceclk_a, + qca_mux_qpic_pad8, + qca_mux_wcss0_dbg5, + qca_mux_wcss1_dbg5, + qca_mux_qdss_cti_trig_out_a0, + qca_mux_wcss0_dbg6, + qca_mux_wcss1_dbg6, + qca_mux_qdss_cti_trig_out_b0, + qca_mux_chip_irq1, + qca_mux_qpic_pad0, + qca_mux_wcss0_dbg7, + qca_mux_wcss1_dbg7, + qca_mux_qdss_cti_trig_in_b0, + qca_mux_qpic_pad1, + qca_mux_wcss0_dbg8, + qca_mux_wcss1_dbg8, + qca_mux_qpic_pad2, + qca_mux_wcss0_dbg9, + qca_mux_wcss1_dbg9, + qca_mux_qpic_pad3, + qca_mux_wcss0_dbg10, + qca_mux_wcss1_dbg10, + qca_mux_wcss0_dbg11, + qca_mux_wcss1_dbg11, + qca_mux_wcss0_dbg12, + qca_mux_wcss1_dbg12, + qca_mux_wcss0_dbg13, + qca_mux_wcss1_dbg13, + qca_mux_NA, +}; + +static const char * const smart0_groups[] = { + "gpio0", "gpio1", "gpio4", "gpio5", "gpio44", "gpio45", "gpio46", + "gpio47", +}; +static const char * const jtag_groups[] = { + "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", +}; +static const char * const audio0_groups[] = { + "gpio0", "gpio1", "gpio4", "gpio20", "gpio24", "gpio25", "gpio26", + "gpio34", "gpio58", "gpio60", "gpio61", "gpio62", +}; +static const char * const mdio0_groups[] = { + "gpio6", +}; +static const char * const wcss0_dbg18_groups[] = { + "gpio6", "gpio22", "gpio39", +}; +static const char * const wcss1_dbg18_groups[] = { + "gpio6", "gpio22", "gpio39", +}; +static const char * const qdss_tracedata_a_groups[] = { + "gpio6", "gpio7", "gpio8", "gpio9", "gpio10", "gpio11", "gpio16", + "gpio17", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", + "gpio43", "gpio58", +}; +static const char * const mdc_groups[] = { + "gpio7", "gpio52", +}; +static const char * const wcss0_dbg19_groups[] = { + "gpio7", "gpio23", "gpio40", +}; +static const char * const wcss1_dbg19_groups[] = { + "gpio7", "gpio23", "gpio40", +}; +static const char * const blsp_uart1_groups[] = { + "gpio8", "gpio9", "gpio10", "gpio11", +}; +static const char * const wifi0_uart_groups[] = { + "gpio8", "gpio9", "gpio11", "gpio19", "gpio62", +}; +static const char * const wifi1_uart_groups[] = { + "gpio8", "gpio11", "gpio19", "gpio62", "gpio63", +}; +static const char * const smart1_groups[] = { + "gpio8", "gpio9", "gpio16", "gpio17", "gpio58", "gpio59", "gpio60", + "gpio61", +}; +static const char * const wcss0_dbg20_groups[] = { + "gpio8", "gpio24", "gpio41", +}; +static const char * const wcss1_dbg20_groups[] = { + "gpio8", "gpio24", "gpio41", +}; +static const char * const wifi0_uart0_groups[] = { + "gpio9", "gpio10", +}; +static const char * const wifi1_uart0_groups[] = { + "gpio9", "gpio10", +}; +static const char * const wcss0_dbg21_groups[] = { + "gpio9", "gpio25", "gpio42", +}; +static const char * const wcss1_dbg21_groups[] = { + "gpio9", "gpio25", "gpio42", +}; +static const char * const blsp_i2c0_groups[] = { + "gpio10", "gpio11", "gpio20", "gpio21", "gpio58", "gpio59", +}; +static const char * const wcss0_dbg22_groups[] = { + "gpio10", "gpio26", "gpio43", +}; +static const char * const wcss1_dbg22_groups[] = { + "gpio10", "gpio26", "gpio43", +}; +static const char * const wcss0_dbg23_groups[] = { + "gpio11", "gpio27", "gpio44", +}; +static const char * const wcss1_dbg23_groups[] = { + "gpio11", "gpio27", "gpio44", +}; +static const char * const blsp_spi0_groups[] = { + "gpio12", "gpio13", "gpio14", "gpio15", "gpio45", + "gpio54", "gpio55", "gpio56", "gpio57", +}; +static const char * const blsp_i2c1_groups[] = { + "gpio12", "gpio13", "gpio34", "gpio35", +}; +static const char * const wcss0_dbg24_groups[] = { + "gpio12", "gpio28", "gpio45", +}; +static const char * const wcss1_dbg24_groups[] = { + "gpio12", "gpio28", "gpio45", +}; +static const char * const wcss0_dbg25_groups[] = { + "gpio13", "gpio29", "gpio46", +}; +static const char * const wcss1_dbg25_groups[] = { + "gpio13", "gpio29", "gpio46", +}; +static const char * const pcie_rst_groups[] = { + "gpio14", "gpio38", +}; +static const char * const wcss0_dbg26_groups[] = { + "gpio14", "gpio30", "gpio47", +}; +static const char * const wcss1_dbg26_groups[] = { + "gpio14", "gpio30", "gpio47", +}; +static const char * const pcie_clk0_groups[] = { + "gpio15", +}; +static const char * const wcss0_dbg27_groups[] = { + "gpio15", "gpio31", "gpio48", +}; +static const char * const wcss1_dbg27_groups[] = { + "gpio15", "gpio31", "gpio48", +}; +static const char * const blsp_uart0_groups[] = { + "gpio16", "gpio17", "gpio60", "gpio61", +}; +static const char * const led0_groups[] = { + "gpio16", "gpio36", "gpio60", +}; +static const char * const led1_groups[] = { + "gpio17", "gpio37", "gpio61", +}; +static const char * const chip_irq0_groups[] = { + "gpio18", +}; +static const char * const wifi0_uart1_groups[] = { + "gpio18", "gpio63", +}; +static const char * const wifi1_uart1_groups[] = { + "gpio18", "gpio63", +}; +static const char * const wcss0_dbg28_groups[] = { + "gpio18", "gpio32", "gpio49", +}; +static const char * const wcss1_dbg28_groups[] = { + "gpio18", "gpio32", "gpio49", +}; +static const char * const chip_rst_groups[] = { + "gpio19", "gpio62", +}; +static const char * const audio_spdifout_groups[] = { + "gpio23", "gpio54", +}; +static const char * const sdio1_groups[] = { + "gpio24", +}; +static const char * const rgmii2_groups[] = { + "gpio24", "gpio30", +}; +static const char * const sdio2_groups[] = { + "gpio25", +}; +static const char * const rgmii3_groups[] = { + "gpio25", "gpio31", +}; +static const char * const sdio3_groups[] = { + "gpio26", +}; +static const char * const rgmii_rx_groups[] = { + "gpio26", +}; +static const char * const sdio_clk_groups[] = { + "gpio27", +}; +static const char * const wcss0_dbg29_groups[] = { + "gpio19", "gpio33", "gpio50", +}; +static const char * const wcss1_dbg29_groups[] = { + "gpio19", "gpio33", "gpio50", +}; +static const char * const wcss0_dbg16_groups[] = { + "gpio20", "gpio37", +}; +static const char * const wcss1_dbg16_groups[] = { + "gpio20", "gpio37", +}; +static const char * const audio1_groups[] = { + "gpio21", "gpio22", "gpio35", "gpio52", "gpio57", "gpio60", "gpio61", + "gpio64", +}; +static const char * const wcss0_dbg17_groups[] = { + "gpio21", "gpio38", +}; +static const char * const wcss1_dbg17_groups[] = { + "gpio21", "gpio38", +}; +static const char * const sdio_cd_groups[] = { + "gpio22", +}; +static const char * const rgmii0_groups[] = { + "gpio22", "gpio28", +}; +static const char * const sdio0_groups[] = { + "gpio23", +}; +static const char * const rgmii1_groups[] = { + "gpio23", "gpio29", +}; +static const char * const rgmii_txc_groups[] = { + "gpio27", +}; +static const char * const audio_td1_groups[] = { + "gpio27", "gpio63", +}; +static const char * const sdio_cmd_groups[] = { + "gpio28", +}; +static const char * const audio_td2_groups[] = { + "gpio28", "gpio55", +}; +static const char * const sdio4_groups[] = { + "gpio29", +}; +static const char * const audio_td3_groups[] = { + "gpio29", "gpio56", +}; +static const char * const sdio5_groups[] = { + "gpio30", +}; +static const char * const audio_pwm0_groups[] = { + "gpio30", "gpio66", +}; +static const char * const sdio6_groups[] = { + "gpio31", +}; +static const char * const audio_pwm1_groups[] = { + "gpio31", "gpio67", +}; +static const char * const sdio7_groups[] = { + "gpio32", +}; +static const char * const rgmii_rxc_groups[] = { + "gpio32", +}; +static const char * const audio_pwm2_groups[] = { + "gpio32", "gpio68", +}; +static const char * const rgmii_tx_groups[] = { + "gpio33", +}; +static const char * const audio_pwm3_groups[] = { + "gpio33", "gpio69", +}; +static const char * const wcss0_dbg30_groups[] = { + "gpio34", "gpio51", +}; +static const char * const wcss1_dbg30_groups[] = { + "gpio34", "gpio51", +}; +static const char * const wcss0_dbg31_groups[] = { + "gpio35", "gpio52", +}; +static const char * const wcss1_dbg31_groups[] = { + "gpio35", "gpio52", +}; +static const char * const rmii00_groups[] = { + "gpio36", "gpio41", +}; +static const char * const led2_groups[] = { + "gpio36", "gpio38", "gpio58", +}; +static const char * const rmii01_groups[] = { + "gpio37", "gpio42", +}; +static const char * const wifi0_wci_groups[] = { + "gpio37", +}; +static const char * const wifi1_wci_groups[] = { + "gpio37", +}; +static const char * const rmii0_tx_groups[] = { + "gpio38", +}; +static const char * const rmii0_rx_groups[] = { + "gpio39", +}; +static const char * const pcie_clk1_groups[] = { + "gpio39", +}; +static const char * const led3_groups[] = { + "gpio39", +}; +static const char * const pcie_wakeup_groups[] = { + "gpio40", "gpio50", +}; +static const char * const rmii0_refclk_groups[] = { + "gpio40", +}; +static const char * const wifi0_rfsilient0_groups[] = { + "gpio40", +}; +static const char * const wifi1_rfsilient0_groups[] = { + "gpio40", +}; +static const char * const smart2_groups[] = { + "gpio40", "gpio41", "gpio48", "gpio49", +}; +static const char * const led4_groups[] = { + "gpio40", +}; +static const char * const wifi0_cal_groups[] = { + "gpio41", "gpio51", +}; +static const char * const wifi1_cal_groups[] = { + "gpio41", "gpio51", +}; +static const char * const wifi_wci0_groups[] = { + "gpio42", +}; +static const char * const rmii0_dv_groups[] = { + "gpio43", +}; +static const char * const wifi_wci1_groups[] = { + "gpio43", +}; +static const char * const rmii1_refclk_groups[] = { + "gpio44", +}; +static const char * const blsp_spi1_groups[] = { + "gpio44", "gpio45", "gpio46", "gpio47", +}; +static const char * const led5_groups[] = { + "gpio44", +}; +static const char * const rmii10_groups[] = { + "gpio45", "gpio50", +}; +static const char * const led6_groups[] = { + "gpio45", +}; +static const char * const rmii11_groups[] = { + "gpio46", "gpio51", +}; +static const char * const led7_groups[] = { + "gpio46", +}; +static const char * const rmii1_dv_groups[] = { + "gpio47", +}; +static const char * const led8_groups[] = { + "gpio47", +}; +static const char * const rmii1_tx_groups[] = { + "gpio48", +}; +static const char * const aud_pin_groups[] = { + "gpio48", "gpio49", "gpio50", "gpio51", +}; +static const char * const led9_groups[] = { + "gpio48", +}; +static const char * const rmii1_rx_groups[] = { + "gpio49", +}; +static const char * const led10_groups[] = { + "gpio49", +}; +static const char * const wifi0_rfsilient1_groups[] = { + "gpio50", +}; +static const char * const wifi1_rfsilient1_groups[] = { + "gpio50", +}; +static const char * const led11_groups[] = { + "gpio50", +}; +static const char * const qpic_pad_groups[] = { + "gpio52", "gpio53", "gpio54", "gpio55", "gpio56", "gpio62", "gpio67", + "gpio68", "gpio69", +}; +static const char * const qdss_cti_trig_in_a0_groups[] = { + "gpio52", +}; +static const char * const mdio1_groups[] = { + "gpio53", +}; +static const char * const audio2_groups[] = { + "gpio53", "gpio59", "gpio65", +}; +static const char * const dbg_out_groups[] = { + "gpio53", +}; +static const char * const wcss0_dbg_groups[] = { + "gpio53", +}; +static const char * const wcss1_dbg_groups[] = { + "gpio53", +}; +static const char * const atest_char3_groups[] = { + "gpio54", +}; +static const char * const pmu0_groups[] = { + "gpio54", +}; +static const char * const wcss0_dbg0_groups[] = { + "gpio54", +}; +static const char * const wcss1_dbg0_groups[] = { + "gpio54", +}; +static const char * const atest_char2_groups[] = { + "gpio55", +}; +static const char * const pmu1_groups[] = { + "gpio55", +}; +static const char * const wcss0_dbg1_groups[] = { + "gpio55", +}; +static const char * const wcss1_dbg1_groups[] = { + "gpio55", +}; +static const char * const atest_char1_groups[] = { + "gpio56", +}; +static const char * const wcss0_dbg2_groups[] = { + "gpio56", +}; +static const char * const wcss1_dbg2_groups[] = { + "gpio56", +}; +static const char * const qpic_pad4_groups[] = { + "gpio57", +}; +static const char * const atest_char0_groups[] = { + "gpio57", +}; +static const char * const wcss0_dbg3_groups[] = { + "gpio57", +}; +static const char * const wcss1_dbg3_groups[] = { + "gpio57", +}; +static const char * const qpic_pad5_groups[] = { + "gpio58", +}; +static const char * const smart3_groups[] = { + "gpio58", "gpio59", "gpio60", "gpio61", +}; +static const char * const wcss0_dbg14_groups[] = { + "gpio58", +}; +static const char * const wcss1_dbg14_groups[] = { + "gpio58", +}; +static const char * const qpic_pad6_groups[] = { + "gpio59", +}; +static const char * const wcss0_dbg15_groups[] = { + "gpio59", +}; +static const char * const wcss1_dbg15_groups[] = { + "gpio59", +}; +static const char * const qdss_tracectl_a_groups[] = { + "gpio59", +}; +static const char * const qpic_pad7_groups[] = { + "gpio60", +}; +static const char * const atest_char_groups[] = { + "gpio60", +}; +static const char * const wcss0_dbg4_groups[] = { + "gpio60", +}; +static const char * const wcss1_dbg4_groups[] = { + "gpio60", +}; +static const char * const qdss_traceclk_a_groups[] = { + "gpio60", +}; +static const char * const qpic_pad8_groups[] = { + "gpio61", +}; +static const char * const wcss0_dbg5_groups[] = { + "gpio61", +}; +static const char * const wcss1_dbg5_groups[] = { + "gpio61", +}; +static const char * const qdss_cti_trig_out_a0_groups[] = { + "gpio61", +}; +static const char * const wcss0_dbg6_groups[] = { + "gpio62", +}; +static const char * const wcss1_dbg6_groups[] = { + "gpio62", +}; +static const char * const qdss_cti_trig_out_b0_groups[] = { + "gpio62", +}; +static const char * const chip_irq1_groups[] = { + "gpio63", +}; +static const char * const qpic_pad0_groups[] = { + "gpio63", +}; +static const char * const wcss0_dbg7_groups[] = { + "gpio63", +}; +static const char * const wcss1_dbg7_groups[] = { + "gpio63", +}; +static const char * const qdss_cti_trig_in_b0_groups[] = { + "gpio63", +}; +static const char * const qpic_pad1_groups[] = { + "gpio64", +}; +static const char * const wcss0_dbg8_groups[] = { + "gpio64", +}; +static const char * const wcss1_dbg8_groups[] = { + "gpio64", +}; +static const char * const qpic_pad2_groups[] = { + "gpio65", +}; +static const char * const wcss0_dbg9_groups[] = { + "gpio65", +}; +static const char * const wcss1_dbg9_groups[] = { + "gpio65", +}; +static const char * const qpic_pad3_groups[] = { + "gpio66", +}; +static const char * const wcss0_dbg10_groups[] = { + "gpio66", +}; +static const char * const wcss1_dbg10_groups[] = { + "gpio66", +}; +static const char * const wcss0_dbg11_groups[] = { + "gpio67", +}; +static const char * const wcss1_dbg11_groups[] = { + "gpio67", +}; +static const char * const wcss0_dbg12_groups[] = { + "gpio68", +}; +static const char * const wcss1_dbg12_groups[] = { + "gpio68", +}; +static const char * const wcss0_dbg13_groups[] = { + "gpio69", +}; +static const char * const wcss1_dbg13_groups[] = { + "gpio69", +}; + +static const struct msm_function ipq4019_functions[] = { + FUNCTION(smart0), + FUNCTION(jtag), + FUNCTION(audio0), + FUNCTION(mdio0), + FUNCTION(wcss0_dbg18), + FUNCTION(wcss1_dbg18), + FUNCTION(qdss_tracedata_a), + FUNCTION(mdc), + FUNCTION(wcss0_dbg19), + FUNCTION(wcss1_dbg19), + FUNCTION(blsp_uart1), + FUNCTION(wifi0_uart), + FUNCTION(wifi1_uart), + FUNCTION(smart1), + FUNCTION(wcss0_dbg20), + FUNCTION(wcss1_dbg20), + FUNCTION(wifi0_uart0), + FUNCTION(wifi1_uart0), + FUNCTION(wcss0_dbg21), + FUNCTION(wcss1_dbg21), + FUNCTION(blsp_i2c0), + FUNCTION(wcss0_dbg22), + FUNCTION(wcss1_dbg22), + FUNCTION(wcss0_dbg23), + FUNCTION(wcss1_dbg23), + FUNCTION(blsp_i2c1), + FUNCTION(wcss0_dbg24), + FUNCTION(wcss1_dbg24), + FUNCTION(wcss0_dbg25), + FUNCTION(wcss1_dbg25), + FUNCTION(pcie_rst), + FUNCTION(wcss0_dbg26), + FUNCTION(wcss1_dbg26), + FUNCTION(pcie_clk0), + FUNCTION(wcss0_dbg27), + FUNCTION(wcss1_dbg27), + FUNCTION(led0), + FUNCTION(blsp_uart0), + FUNCTION(led1), + FUNCTION(chip_irq0), + FUNCTION(wifi0_uart1), + FUNCTION(wifi1_uart1), + FUNCTION(wcss0_dbg28), + FUNCTION(wcss1_dbg28), + FUNCTION(chip_rst), + FUNCTION(audio_spdifout), + FUNCTION(sdio1), + FUNCTION(rgmii2), + FUNCTION(sdio2), + FUNCTION(rgmii3), + FUNCTION(sdio3), + FUNCTION(rgmii_rx), + FUNCTION(sdio_clk), + FUNCTION(wcss0_dbg29), + FUNCTION(wcss1_dbg29), + FUNCTION(wcss0_dbg16), + FUNCTION(wcss1_dbg16), + FUNCTION(audio1), + FUNCTION(wcss0_dbg17), + FUNCTION(wcss1_dbg17), + FUNCTION(sdio_cd), + FUNCTION(rgmii0), + FUNCTION(sdio0), + FUNCTION(rgmii1), + FUNCTION(rgmii_txc), + FUNCTION(audio_td1), + FUNCTION(sdio_cmd), + FUNCTION(audio_td2), + FUNCTION(sdio4), + FUNCTION(audio_td3), + FUNCTION(sdio5), + FUNCTION(audio_pwm0), + FUNCTION(sdio6), + FUNCTION(audio_pwm1), + FUNCTION(sdio7), + FUNCTION(rgmii_rxc), + FUNCTION(audio_pwm2), + FUNCTION(rgmii_tx), + FUNCTION(audio_pwm3), + FUNCTION(wcss0_dbg30), + FUNCTION(wcss1_dbg30), + FUNCTION(wcss0_dbg31), + FUNCTION(wcss1_dbg31), + FUNCTION(rmii00), + FUNCTION(led2), + FUNCTION(rmii01), + FUNCTION(wifi0_wci), + FUNCTION(wifi1_wci), + FUNCTION(rmii0_tx), + FUNCTION(rmii0_rx), + FUNCTION(pcie_clk1), + FUNCTION(led3), + FUNCTION(pcie_wakeup), + FUNCTION(rmii0_refclk), + FUNCTION(wifi0_rfsilient0), + FUNCTION(wifi1_rfsilient0), + FUNCTION(smart2), + FUNCTION(led4), + FUNCTION(wifi0_cal), + FUNCTION(wifi1_cal), + FUNCTION(wifi_wci0), + FUNCTION(rmii0_dv), + FUNCTION(wifi_wci1), + FUNCTION(rmii1_refclk), + FUNCTION(blsp_spi1), + FUNCTION(led5), + FUNCTION(rmii10), + FUNCTION(blsp_spi0), + FUNCTION(led6), + FUNCTION(rmii11), + FUNCTION(led7), + FUNCTION(rmii1_dv), + FUNCTION(led8), + FUNCTION(rmii1_tx), + FUNCTION(aud_pin), + FUNCTION(led9), + FUNCTION(rmii1_rx), + FUNCTION(led10), + FUNCTION(wifi0_rfsilient1), + FUNCTION(wifi1_rfsilient1), + FUNCTION(led11), + FUNCTION(qpic_pad), + FUNCTION(qdss_cti_trig_in_a0), + FUNCTION(mdio1), + FUNCTION(audio2), + FUNCTION(dbg_out), + FUNCTION(wcss0_dbg), + FUNCTION(wcss1_dbg), + FUNCTION(atest_char3), + FUNCTION(pmu0), + FUNCTION(wcss0_dbg0), + FUNCTION(wcss1_dbg0), + FUNCTION(atest_char2), + FUNCTION(pmu1), + FUNCTION(wcss0_dbg1), + FUNCTION(wcss1_dbg1), + FUNCTION(atest_char1), + FUNCTION(wcss0_dbg2), + FUNCTION(wcss1_dbg2), + FUNCTION(qpic_pad4), + FUNCTION(atest_char0), + FUNCTION(wcss0_dbg3), + FUNCTION(wcss1_dbg3), + FUNCTION(qpic_pad5), + FUNCTION(smart3), + FUNCTION(wcss0_dbg14), + FUNCTION(wcss1_dbg14), + FUNCTION(qpic_pad6), + FUNCTION(wcss0_dbg15), + FUNCTION(wcss1_dbg15), + FUNCTION(qdss_tracectl_a), + FUNCTION(qpic_pad7), + FUNCTION(atest_char), + FUNCTION(wcss0_dbg4), + FUNCTION(wcss1_dbg4), + FUNCTION(qdss_traceclk_a), + FUNCTION(qpic_pad8), + FUNCTION(wcss0_dbg5), + FUNCTION(wcss1_dbg5), + FUNCTION(qdss_cti_trig_out_a0), + FUNCTION(wcss0_dbg6), + FUNCTION(wcss1_dbg6), + FUNCTION(qdss_cti_trig_out_b0), + FUNCTION(chip_irq1), + FUNCTION(qpic_pad0), + FUNCTION(wcss0_dbg7), + FUNCTION(wcss1_dbg7), + FUNCTION(qdss_cti_trig_in_b0), + FUNCTION(qpic_pad1), + FUNCTION(wcss0_dbg8), + FUNCTION(wcss1_dbg8), + FUNCTION(qpic_pad2), + FUNCTION(wcss0_dbg9), + FUNCTION(wcss1_dbg9), + FUNCTION(qpic_pad3), + FUNCTION(wcss0_dbg10), + FUNCTION(wcss1_dbg10), + FUNCTION(wcss0_dbg11), + FUNCTION(wcss1_dbg11), + FUNCTION(wcss0_dbg12), + FUNCTION(wcss1_dbg12), + FUNCTION(wcss0_dbg13), + FUNCTION(wcss1_dbg13), +}; + +static const struct msm_pingroup ipq4019_groups[] = { + PINGROUP(0, jtag, smart0, audio0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(1, jtag, smart0, audio0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(2, jtag, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(3, jtag, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(4, jtag, smart0, audio0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(5, jtag, smart0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(6, mdio0, NA, wcss0_dbg18, wcss1_dbg18, NA, qdss_tracedata_a, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(7, mdc, NA, wcss0_dbg19, wcss1_dbg19, NA, qdss_tracedata_a, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(8, blsp_uart1, wifi0_uart, wifi1_uart, smart1, NA, wcss0_dbg20, wcss1_dbg20, NA, qdss_tracedata_a, NA, NA, NA, NA, NA), + PINGROUP(9, blsp_uart1, wifi0_uart0, wifi1_uart0, smart1, wifi0_uart, NA, wcss0_dbg21, wcss1_dbg21, NA, qdss_tracedata_a, NA, NA, NA, NA), + PINGROUP(10, blsp_uart1, wifi0_uart0, wifi1_uart0, blsp_i2c0, NA, wcss0_dbg22, wcss1_dbg22, NA, qdss_tracedata_a, NA, NA, NA, NA, NA), + PINGROUP(11, blsp_uart1, wifi0_uart, wifi1_uart, blsp_i2c0, NA, wcss0_dbg23, wcss1_dbg23, NA, qdss_tracedata_a, NA, NA, NA, NA, NA), + PINGROUP(12, blsp_spi0, blsp_i2c1, NA, wcss0_dbg24, wcss1_dbg24, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(13, blsp_spi0, blsp_i2c1, NA, wcss0_dbg25, wcss1_dbg25, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(14, blsp_spi0, NA, wcss0_dbg26, wcss1_dbg26, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(15, blsp_spi0, pcie_clk0, NA, wcss0_dbg27, wcss1_dbg27, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(16, blsp_uart0, led0, smart1, qdss_tracedata_a, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(17, blsp_uart0, led1, smart1, qdss_tracedata_a, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(18, wifi0_uart1, wifi1_uart1, NA, wcss0_dbg28, wcss1_dbg28, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(19, chip_rst, wifi0_uart, wifi1_uart, NA, wcss0_dbg29, wcss1_dbg29, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(20, blsp_i2c0, audio0, NA, wcss0_dbg16, wcss1_dbg16, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(21, blsp_i2c0, audio1, NA, wcss0_dbg17, wcss1_dbg17, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(22, rgmii0, audio1, NA, wcss0_dbg18, wcss1_dbg18, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(23, sdio0, rgmii1, audio_spdifout, NA, wcss0_dbg19, wcss1_dbg19, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(24, sdio1, rgmii2, audio0, NA, wcss0_dbg20, wcss1_dbg20, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(25, sdio2, rgmii3, audio0, NA, wcss0_dbg21, wcss1_dbg21, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(26, sdio3, rgmii_rx, audio0, NA, wcss0_dbg22, wcss1_dbg22, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(27, sdio_clk, rgmii_txc, audio_td1, NA, wcss0_dbg23, wcss1_dbg23, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(28, sdio_cmd, rgmii0, audio_td2, NA, wcss0_dbg24, wcss1_dbg24, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(29, sdio4, rgmii1, audio_td3, NA, wcss0_dbg25, wcss1_dbg25, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(30, sdio5, rgmii2, audio_pwm0, NA, wcss0_dbg26, wcss1_dbg26, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(31, sdio6, rgmii3, audio_pwm1, NA, wcss0_dbg27, wcss1_dbg27, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(32, sdio7, rgmii_rxc, audio_pwm2, NA, wcss0_dbg28, wcss1_dbg28, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(33, rgmii_tx, audio_pwm3, NA, wcss0_dbg29, wcss1_dbg29, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(34, blsp_i2c1, audio0, NA, wcss0_dbg30, wcss1_dbg30, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(35, blsp_i2c1, audio1, NA, wcss0_dbg31, wcss1_dbg31, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(36, rmii00, led2, led0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(37, rmii01, wifi0_wci, wifi1_wci, led1, NA, NA, wcss0_dbg16, wcss1_dbg16, NA, NA, qdss_tracedata_a, NA, NA, NA), + PINGROUP(38, rmii0_tx, led2, NA, NA, wcss0_dbg17, wcss1_dbg17, NA, NA, qdss_tracedata_a, NA, NA, NA, NA, NA), + PINGROUP(39, rmii0_rx, pcie_clk1, led3, NA, NA, wcss0_dbg18, wcss1_dbg18, NA, NA, qdss_tracedata_a, NA, NA, NA, NA), + PINGROUP(40, rmii0_refclk, wifi0_rfsilient0, wifi1_rfsilient0, smart2, led4, NA, NA, wcss0_dbg19, wcss1_dbg19, NA, NA, qdss_tracedata_a, NA, NA), + PINGROUP(41, rmii00, wifi0_cal, wifi1_cal, smart2, NA, NA, wcss0_dbg20, wcss1_dbg20, NA, NA, qdss_tracedata_a, NA, NA, NA), + PINGROUP(42, rmii01, wifi_wci0, NA, NA, wcss0_dbg21, wcss1_dbg21, NA, NA, qdss_tracedata_a, NA, NA, NA, NA, NA), + PINGROUP(43, rmii0_dv, wifi_wci1, NA, NA, wcss0_dbg22, wcss1_dbg22, NA, NA, qdss_tracedata_a, NA, NA, NA, NA, NA), + PINGROUP(44, rmii1_refclk, blsp_spi1, smart0, led5, NA, NA, wcss0_dbg23, wcss1_dbg23, NA, NA, NA, NA, NA, NA), + PINGROUP(45, rmii10, blsp_spi1, blsp_spi0, smart0, led6, NA, NA, wcss0_dbg24, wcss1_dbg24, NA, NA, NA, NA, NA), + PINGROUP(46, rmii11, blsp_spi1, smart0, led7, NA, NA, wcss0_dbg25, wcss1_dbg25, NA, NA, NA, NA, NA, NA), + PINGROUP(47, rmii1_dv, blsp_spi1, smart0, led8, NA, NA, wcss0_dbg26, wcss1_dbg26, NA, NA, NA, NA, NA, NA), + PINGROUP(48, rmii1_tx, aud_pin, smart2, led9, NA, NA, wcss0_dbg27, wcss1_dbg27, NA, NA, NA, NA, NA, NA), + PINGROUP(49, rmii1_rx, aud_pin, smart2, led10, NA, NA, wcss0_dbg28, wcss1_dbg28, NA, NA, NA, NA, NA, NA), + PINGROUP(50, rmii10, aud_pin, wifi0_rfsilient1, wifi1_rfsilient1, led11, NA, NA, wcss0_dbg29, wcss1_dbg29, NA, NA, NA, NA, NA), + PINGROUP(51, rmii11, aud_pin, wifi0_cal, wifi1_cal, NA, NA, wcss0_dbg30, wcss1_dbg30, NA, NA, NA, NA, NA, NA), + PINGROUP(52, qpic_pad, mdc, NA, audio1, NA, wcss0_dbg31, wcss1_dbg31, NA, NA, qdss_cti_trig_in_a0, NA, NA, NA, NA), + PINGROUP(53, qpic_pad, mdio1, audio2, dbg_out, wcss0_dbg, wcss1_dbg, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(54, qpic_pad, blsp_spi0, audio_spdifout, atest_char3, pmu0, NA, wcss0_dbg0, wcss1_dbg0, NA, NA, NA, NA, NA, NA), + PINGROUP(55, qpic_pad, blsp_spi0, audio_td2, atest_char2, pmu1, NA, wcss0_dbg1, wcss1_dbg1, NA, NA, NA, NA, NA, NA), + PINGROUP(56, qpic_pad, blsp_spi0, audio_td3, atest_char1, NA, wcss0_dbg2, wcss1_dbg2, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(57, qpic_pad4, blsp_spi0, audio1, atest_char0, NA, wcss0_dbg3, wcss1_dbg3, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(58, qpic_pad5, led2, blsp_i2c0, smart3, smart1, audio0, wcss0_dbg14, wcss1_dbg14, NA, qdss_tracedata_a, NA, NA, NA, NA), + PINGROUP(59, qpic_pad6, blsp_i2c0, smart3, smart1, audio2, NA, wcss0_dbg15, wcss1_dbg15, NA, qdss_tracectl_a, NA, NA, NA, NA), + PINGROUP(60, qpic_pad7, blsp_uart0, smart1, smart3, led0, audio1, audio0, atest_char, wcss0_dbg4, wcss1_dbg4, NA, qdss_traceclk_a, NA, NA), + PINGROUP(61, qpic_pad8, blsp_uart0, smart1, smart3, led1, audio1, audio0, NA, wcss0_dbg5, wcss1_dbg5, NA, qdss_cti_trig_out_a0, NA, NA), + PINGROUP(62, qpic_pad, chip_rst, wifi0_uart, wifi1_uart, audio0, NA, wcss0_dbg6, wcss1_dbg6, NA, qdss_cti_trig_out_b0, NA, NA, NA, NA), + PINGROUP(63, qpic_pad0, wifi0_uart1, wifi1_uart1, wifi1_uart, NA, audio_td1, NA, wcss0_dbg7, wcss1_dbg7, NA, qdss_cti_trig_in_b0, NA, NA, NA), + PINGROUP(64, qpic_pad1, audio1, NA, wcss0_dbg8, wcss1_dbg8, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(65, qpic_pad2, audio2, NA, wcss0_dbg9, wcss1_dbg9, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(66, qpic_pad3, audio_pwm0, NA, wcss0_dbg10, wcss1_dbg10, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(67, qpic_pad, audio_pwm1, NA, wcss0_dbg11, wcss1_dbg11, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(68, qpic_pad, audio_pwm2, NA, wcss0_dbg12, wcss1_dbg12, NA, NA, NA, NA, NA, NA, NA, NA, NA), + PINGROUP(69, qpic_pad, audio_pwm3, NA, wcss0_dbg13, wcss1_dbg13, NA, NA, NA, NA, NA, NA, NA, NA, NA), +}; + +static const struct msm_pinctrl_soc_data ipq4019_pinctrl = { + .pins = ipq4019_pins, + .npins = ARRAY_SIZE(ipq4019_pins), + .functions = ipq4019_functions, + .nfunctions = ARRAY_SIZE(ipq4019_functions), + .groups = ipq4019_groups, + .ngroups = ARRAY_SIZE(ipq4019_groups), + .ngpios = 70, +}; + +static int ipq4019_pinctrl_probe(struct platform_device *pdev) +{ + return msm_pinctrl_probe(pdev, &ipq4019_pinctrl); +} + +static const struct of_device_id ipq4019_pinctrl_of_match[] = { + { .compatible = "qcom,ipq4019-pinctrl", }, + { }, +}; + +static struct platform_driver ipq4019_pinctrl_driver = { + .driver = { + .name = "ipq4019-pinctrl", + .owner = THIS_MODULE, + .of_match_table = ipq4019_pinctrl_of_match, + }, + .probe = ipq4019_pinctrl_probe, + .remove = msm_pinctrl_remove, +}; + +static int __init ipq4019_pinctrl_init(void) +{ + return platform_driver_register(&ipq4019_pinctrl_driver); +} +arch_initcall(ipq4019_pinctrl_init); + +static void __exit ipq4019_pinctrl_exit(void) +{ + platform_driver_unregister(&ipq4019_pinctrl_driver); +} +module_exit(ipq4019_pinctrl_exit); + +MODULE_DESCRIPTION("Qualcomm ipq4019 pinctrl driver"); +MODULE_LICENSE("GPL v2"); +MODULE_DEVICE_TABLE(of, ipq4019_pinctrl_of_match); -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project -- To unsubscribe from this list: send the line "unsubscribe linux-kernel" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html Please read the FAQ at http://www.tux.org/lkml/