Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932715AbcCHKA2 (ORCPT ); Tue, 8 Mar 2016 05:00:28 -0500 Received: from mga01.intel.com ([192.55.52.88]:61613 "EHLO mga01.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932184AbcCHKA0 (ORCPT ); Tue, 8 Mar 2016 05:00:26 -0500 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.22,556,1449561600"; d="scan'208";a="919213355" Date: Tue, 8 Mar 2016 15:34:35 +0530 From: Vinod Koul To: Boris Brezillon Cc: Maxime Ripard , Chen-Yu Tsai , linux-sunxi@googlegroups.com, Emilio =?iso-8859-1?Q?L=F3pez?= , linux-arm-kernel@lists.infradead.org, Dan Williams , dmaengine@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH] dma: sun4i: expose block size and wait cycle configuration to DMA users Message-ID: <20160308100435.GN11154@localhost> References: <1457344771-12946-1-git-send-email-boris.brezillon@free-electrons.com> <20160307145429.GG11154@localhost> <20160307160857.577bb04d@bbrezillon> <20160307203024.GD8418@lukather> <20160308025547.GI11154@localhost> <20160308075131.GE8418@lukather> <20160308094625.539646f8@bbrezillon> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20160308094625.539646f8@bbrezillon> User-Agent: Mutt/1.5.21 (2010-09-15) Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 3820 Lines: 85 On Tue, Mar 08, 2016 at 09:46:25AM +0100, Boris Brezillon wrote: > On Tue, 8 Mar 2016 08:51:31 +0100 > Maxime Ripard wrote: > > > On Tue, Mar 08, 2016 at 08:25:47AM +0530, Vinod Koul wrote: > > > On Mon, Mar 07, 2016 at 09:30:24PM +0100, Maxime Ripard wrote: > > > > On Mon, Mar 07, 2016 at 04:08:57PM +0100, Boris Brezillon wrote: > > > > > Hi Vinod, > > > > > > > > > > On Mon, 7 Mar 2016 20:24:29 +0530 > > > > > Vinod Koul wrote: > > > > > > > > > > > On Mon, Mar 07, 2016 at 10:59:31AM +0100, Boris Brezillon wrote: > > > > > > > +/* Dedicated DMA parameter register layout */ > > > > > > > +#define SUN4I_DDMA_PARA_DST_DATA_BLK_SIZE(n) (((n) - 1) << 24) > > > > > > > +#define SUN4I_DDMA_PARA_DST_WAIT_CYCLES(n) (((n) - 1) << 16) > > > > > > > +#define SUN4I_DDMA_PARA_SRC_DATA_BLK_SIZE(n) (((n) - 1) << 8) > > > > > > > +#define SUN4I_DDMA_PARA_SRC_WAIT_CYCLES(n) (((n) - 1) << 0) > > > > > > > + > > > > > > > +/** > > > > > > > + * struct sun4i_dma_chan_config - DMA channel config > > > > > > > + * > > > > > > > + * @para: contains information about block size and time before checking > > > > > > > + * DRQ line. This is device specific and only applicable to dedicated > > > > > > > + * DMA channels > > > > > > > > > > > > What information, can you elobrate.. And why can't you use existing > > > > > > dma_slave_config for this? > > > > > > > > > > Block size is related to the device FIFO size. I guess it allows the > > > > > DMA channel to launch a transfer of X bytes without having to check the > > > > > DRQ line (the line telling the DMA engine it can transfer more data > > > > > to/from the device). The wait cycles information is apparently related > > > > > to the number of clks the engine should wait before polling/checking > > > > > the DRQ line status between each block transfer. I'm not sure what it > > > > > saves to put WAIT_CYCLES() to something != 1, but in their BSP, > > > > > Allwinner tweak that depending on the device. > > > > > > we already have block size aka src/dst_maxburst, why not use that one. > > > > I'm not sure it's really the same thing. The DMA controller also has a > > burst parameter, that is either 1 byte or 8 bytes, and ends up being > > different from this one. > > Well, that's what I understood to, but when reading more carefully the > src/dst_maxburst description, it seems to match the block_size concept > exposed by the sun4i dmaengine. But how should we choose the real burst > size then. maxburst is block size as you describe in this context > IIRC, in most documentation/datasheets, burst size is referred as the > maximum number of words (word size depends on the selected width) a > master is allowed to transfer to a slave through the bus without > being interrupted by other master requests. > Am I correct? maxburst is defined as words not bytes. Word is specfied with the src/dst_addr_width. > > > > > > Why does dmaengine need to wait? Can you explain that > > > > We have no idea, we thought you might have one :) > > Yes, it's really unclear to us why this is needed. There might be some > kind of contention, or maybe the slave device takes some time to put > DRQ line to low state, and without these wait_cycles the dmaengine > would assume some data are still available in the FIFO while there's > actually no more data to retrieve. > > > > > It doesn't really makes sense to us, but it does have a significant > > impact on the throughput. > > I wouldn't say significant impact, but tweaking those parameters has > some impact on the performances, and since it's not that complicated to > implement, I thought it was worth a try, but maybe I'm wrong. Can you guys check with HW folks and see why it is required, if that is a possiblity! -- ~Vinod