Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752749AbcC1AHn (ORCPT ); Sun, 27 Mar 2016 20:07:43 -0400 Received: from gloria.sntech.de ([95.129.55.99]:49882 "EHLO gloria.sntech.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751611AbcC1AHm convert rfc822-to-8bit (ORCPT ); Sun, 27 Mar 2016 20:07:42 -0400 From: Heiko Stuebner To: Xing Zheng Cc: linux-rockchip@lists.infradead.org, huangtao@rock-chips.com, jay.xu@rock-chips.com, elaine.zhang@rock-chips.com, dianders@chromium.org, Rob Herring , Pawel Moll , Mark Rutland , Ian Campbell , Kumar Gala , Stephen Boyd , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v5 2/4] dt-bindings: add bindings for rk3399 clock controller Date: Mon, 28 Mar 2016 02:07:30 +0200 Message-ID: <3689505.b0IKY6iWOt@phil> User-Agent: KMail/4.14.10 (Linux/4.3.0-1-amd64; KDE/4.14.14; x86_64; ; ) In-Reply-To: <1507551.YPleCY5ZQt@phil> References: <1458974276-10325-1-git-send-email-zhengxing@rock-chips.com> <1458974276-10325-3-git-send-email-zhengxing@rock-chips.com> <1507551.YPleCY5ZQt@phil> MIME-Version: 1.0 Content-Transfer-Encoding: 8BIT Content-Type: text/plain; charset="iso-8859-1" Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 4696 Lines: 160 Hi Xing, Am Montag, 28. M?rz 2016, 01:52:12 schrieb Heiko St?bner: > Am Samstag, 26. M?rz 2016, 14:37:54 schrieb Xing Zheng: > > Add devicetree bindings for Rockchip cru which found on > > Rockchip SoCs. > > > > Signed-off-by: Xing Zheng > > Signed-off-by: Jianqun Xu > > Acked-by: Rob Herring > > --- > > > > Changes in v5: None > > Changes in v3: None > > Changes in v2: None > > > > .../bindings/clock/rockchip,rk3399-cru.txt | 83 > > > > ++++++++++++++++++++ 1 file changed, 83 insertions(+) > > > > create mode 100644 > > > > Documentation/devicetree/bindings/clock/rockchip,rk3399-cru.txt > > > > diff --git a/Documentation/devicetree/bindings/clock/rockchip,rk3399- > > cru.txt > > > b/Documentation/devicetree/bindings/clock/rockchip,rk3399-cru.txt new > > file mode 100644 > > index 0000000..9427caa > > --- /dev/null > > +++ b/Documentation/devicetree/bindings/clock/rockchip,rk3399-cru.txt > > @@ -0,0 +1,83 @@ > > +* Rockchip RK3399 Clock and Reset Unit > > + > > +The RK3399 clock controller generates and supplies clock to various > > +controllers within the SoC and also implements a reset controller for > > SoC +peripherals. > > + > > +Required Properties: > > + > > +- compatible: PMU for CRU should be "rockchip,rk3399-pmucru" > > +- compatible: CRU should be "rockchip,rk3399-cru" > > +- reg: physical base address of the controller and length of memory > > mapped > > > + region. > > +- #clock-cells: should be 1. > > +- #reset-cells: should be 1. > > + > > +Optional Properties: > > + > > +- rockchip,grf: phandle to the syscon managing the "general register > > files" > > > + If missing, pll rates are not changeable, due to the missing pll lock > > status. + > > the rk3399 doesn't need the GRF, so we should drop this block for now actually, I just saw that the GRF is needed for the static settings during init. So the rockchip,grf should stay but also move up to required properties? Same for the grf-comment in the examples-section. Heiko > > > +Each clock is assigned an identifier and client nodes can use this > > identifier +to specify the clock which they consume. All available > > clocks > > are defined as +preprocessor macros in the > > dt-bindings/clock/rk3399-cru.h > > headers and can be +used in device tree sources. Similar macros exist > > for > > the reset sources in +these files. > > + > > +External clocks: > > + > > +There are several clocks that are generated outside the SoC. It is > > expected > > > +that they are defined using standard clock bindings with following > > +clock-output-names: > > + - "xin24m" - crystal input - required, > > + - "xin32k" - rtc clock - optional, > > + - "ext_i2s" - external I2S clock - optional, > > + - "ext_gmac" - external GMAC clock - optional > > + - "ext_hsadc" - external HSADC clock - optional, > > + - "ext_isp" - external ISP clock - optional, > > + - "ext_jtag" - external JTAG clock - optional > > + - "ext_vip" - external VIP clock - optional, > > + - "usbotg_out" - output clock of the pll in the otg phy > > external clock listing needs adjusting, something like > > - clkin_i2s > - clkin_gmac > --> remove ext_hsadc > - clkin_cif > --> remove ext_jtag > --> remove ext_vip > - clk_usbphy0_480m > - clk_usbphy0_480m > > maybe? > > > + > > +Example: General Register Files > > + > > + pmugrf: syscon@ff320000 { > > + compatible = "rockchip,rk3399-pmugrf", "syscon"; > > + reg = <0x0 0xff320000 0x0 0x1000>; > > + }; > > + > > + grf: syscon@ff770000 { > > + compatible = "rockchip,rk3399-grf", "syscon"; > > + reg = <0x0 0xff770000 0x0 0x10000>; > > + }; > > + > > +Example: Clock controller node: > > + > > + pmucru: pmu-clock-controller@ff750000 { > > + compatible = "rockchip,rk3399-pmucru"; > > + reg = <0x0 0xff750000 0x0 0x1000>; > > + rockchip,grf = <&pmugrf>; > > + #clock-cells = <1>; > > + #reset-cells = <1>; > > + }; > > + > > + cru: clock-controller@ff760000 { > > + compatible = "rockchip,rk3399-cru"; > > + reg = <0x0 0xff760000 0x0 0x1000>; > > + rockchip,grf = <&grf>; > > + #clock-cells = <1>; > > + #reset-cells = <1>; > > + }; > > also here drop grf nodes and rockchip,grf properties? > > > + > > +Example: UART controller node that consumes the clock generated by the > > clock + controller: > > + > > + uart0: serial@ff1a0000 { > > + compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart"; > > + reg = <0x0 0xff180000 0x0 0x100>; > > + clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; > > + clock-names = "baudclk", "apb_pclk"; > > + interrupts = ; > > + reg-shift = <2>; > > + reg-io-width = <4>; > > + };