Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932246AbcC2KdV (ORCPT ); Tue, 29 Mar 2016 06:33:21 -0400 Received: from down.free-electrons.com ([37.187.137.238]:49275 "EHLO mail.free-electrons.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S932228AbcC2KdR (ORCPT ); Tue, 29 Mar 2016 06:33:17 -0400 Date: Tue, 29 Mar 2016 12:33:14 +0200 From: Maxime Ripard To: Rob Herring Cc: Mike Turquette , Stephen Boyd , David Airlie , Thierry Reding , Chen-Yu Tsai , Daniel Vetter , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, dri-devel@lists.freedesktop.org, linux-sunxi@googlegroups.com, Laurent Pinchart , Hans de Goede , Alexander Kaplan , Boris Brezillon , Thomas Petazzoni , Rob Clark Subject: Re: [PATCH v3 13/19] drm: sun4i: Add DT bindings documentation Message-ID: <20160329103314.GL30977@lukather> References: <1458751122-23976-1-git-send-email-maxime.ripard@free-electrons.com> <1458751122-23976-14-git-send-email-maxime.ripard@free-electrons.com> <20160325141118.GA26927@rob-hp-laptop> MIME-Version: 1.0 Content-Type: multipart/signed; micalg=pgp-sha1; protocol="application/pgp-signature"; boundary="DLjW/zgzzl4LEtEW" Content-Disposition: inline In-Reply-To: <20160325141118.GA26927@rob-hp-laptop> User-Agent: Mutt/1.5.23 (2014-03-12) Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 8609 Lines: 253 --DLjW/zgzzl4LEtEW Content-Type: text/plain; charset=us-ascii Content-Disposition: inline Content-Transfer-Encoding: quoted-printable Hi Rob, On Fri, Mar 25, 2016 at 09:11:18AM -0500, Rob Herring wrote: > On Wed, Mar 23, 2016 at 05:38:36PM +0100, Maxime Ripard wrote: > > The display pipeline of the Allwinner A10 is involving several loosely > > coupled components. > >=20 > > Add a documentation for the bindings. > >=20 > > Signed-off-by: Maxime Ripard > > --- > > .../bindings/display/sunxi/sun4i-drm.txt | 254 +++++++++++++= ++++++++ > > 1 file changed, 254 insertions(+) > > create mode 100644 Documentation/devicetree/bindings/display/sunxi/sun= 4i-drm.txt > >=20 > > diff --git a/Documentation/devicetree/bindings/display/sunxi/sun4i-drm.= txt b/Documentation/devicetree/bindings/display/sunxi/sun4i-drm.txt > > new file mode 100644 > > index 000000000000..378edb919eae > > --- /dev/null > > +++ b/Documentation/devicetree/bindings/display/sunxi/sun4i-drm.txt > > @@ -0,0 +1,254 @@ > > +Allwinner A10 Display Pipeline > > +=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D=3D= =3D=3D=3D=3D=3D=3D=3D > > + > > +The Allwinner A10 Display pipeline is composed of several components > > +that are going to be documented below: > > + > > +TV Encoder > > +---------- > > + > > +The TV Encoder supports the composite and VGA output. It is one end of > > +the pipeline. > > + > > +Required properties: > > + - compatible: value should be "allwinner,sun4i-a10-tv-encoder". > > + - reg: base address and size of memory-mapped region > > + - clocks: the clocks driving the TV encoder > > + - resets: phandle to the reset controller driving the encoder > > + > > +- ports: A ports node with endpoint definitions as defined in > > + Documentation/devicetree/bindings/media/video-interfaces.txt. The > > + first port should be the input endpoint. > > + > > +TCON > > +---- > > + > > +The TCON acts as a timing controller for RGB, LVDS and TV interfaces. > > + > > +Required properties: > > + - compatible: value should be "allwinner,sun5i-a13-tcon". > > + - reg: base address and size of memory-mapped region > > + - interrupts: interrupt associated to this IP > > + - clocks: phandles to the clocks feeding the TCON. Three are needed: > > + - 'ahb': the interface clocks > > + - 'tcon-ch0': The clock driving the TCON channel 0 > > + - 'tcon-ch1': The clock driving the TCON channel 1 > > + - resets: phandles to the reset controllers driving the encoder > > + - "lcd": the reset line for the TCON channel 0 > > + > > + - clock-names: the clock names mentioned above > > + - reset-names: the reset names mentioned above > > + - clock-output-names: Name of the pixel clock created > > + > > +- ports: A ports node with endpoint definitions as defined in > > + Documentation/devicetree/bindings/media/video-interfaces.txt. The > > + first port should be the input endpoint, the second one the output >=20 > The example shows 2 output endpoints. Your diagram shows up to 4=20 > outputs. The number should be how ever many could coexist in a given h/w= =20 > design. In other words, I'm assuming all 4 can't be used simultaneously,= =20 > but can all 4 be wired up in a h/w design and switched in s/w?=20 >=20 > Just be clear on the numbering. Yes, each TCON has two channels, the first one being usable for RGB/LVDS, the second one for TV/VGA. HDMI is basically implemented using an in-SoC RGB-to-HDMI bridge, so it would use the first channel as well. I don't see how a particular design could use several devices on the first channel, because they would share the same timings, and I don't really see how it would work out. > > + > > +Endpoints optional property: > > + - allwinner,panel: boolean to indicate that the endpoint is a panel >=20 > This can be determined by the endpoint not being TV Encoder (or HDMI). It wouldn't really scale if you start to consider the bridges too. Then, you would have to duplicate and maintain a list of all the bridges supported in Linux and a list of all the panels supported in Linux, and try to match that to see if it's a panel, a bridge or an element of our pipeline. >=20 > > + > > + > > +Display Engine Backend > > +---------------------- > > + > > +The display engine backend exposes layers and sprites to the > > +system. > > + > > +Required properties: > > + - compatible: value must be one of: > > + * allwinner,sun5i-a13-display-backend > > + - reg: base address and size of the memory-mapped region. > > + - clocks: phandles to the clocks feeding the frontend and backend > > + * ahb: the backend interface clock > > + * mod: the backend module clock > > + * ram: the backend DRAM clock > > + - clock-names: the clock names mentioned above > > + - resets: phandles to the reset controllers driving the backend > > + > > +- ports: A ports node with endpoint definitions as defined in > > + Documentation/devicetree/bindings/media/video-interfaces.txt. The > > + first port should be the input endpoints, the second one the output > > + > > +Display Engine Frontend > > +----------------------- > > + > > +The display engine frontend does formats conversion, scaling, > > +deinterlacing and color space conversion. > > + > > +Required properties: > > + - compatible: value must be one of: > > + * allwinner,sun5i-a13-display-frontend > > + - reg: base address and size of the memory-mapped region. > > + - interrupts: interrupt associated to this IP > > + - clocks: phandles to the clocks feeding the frontend and backend > > + * ahb: the backend interface clock > > + * mod: the backend module clock > > + * ram: the backend DRAM clock > > + - clock-names: the clock names mentioned above > > + - resets: phandles to the reset controllers driving the backend > > + > > +Display Engine Pipeline > > +----------------------- > > + > > +The display engine pipeline (and its entry point, since it can be > > +either directly the backend or the frontend) is represented as an > > +extra node. > > + > > +Required properties: > > + - compatible: value must be one of: > > + * allwinner,sun5i-a13-display-engine > > + - allwinner,pipelines: list of phandle to the entry points of the > > + pipelines (either to the frontend or backend) >=20 > Seems like using FE or BE would be a function of your framebuffers'=20 > formats and shouldn't be defined in DT. Well, they are different IP blocks, so it should be defined in DT, shouldn't it? >=20 > > + > > +Example: > > + > > +panel: panel { > > + compatible =3D "olimex,lcd-olinuxino-43-ts"; > > + #address-cells =3D <1>; > > + #size-cells =3D <0>; > > + > > + port@0 { > > + reg =3D <0>; > > + #address-cells =3D <1>; > > + #size-cells =3D <0>; > > + > > + panel_input: endpoint@0 { > > + reg =3D <0>; > > + remote-endpoint =3D <&tcon0_out_panel>; >=20 > You can drop the unit-addresses and reg when there is only 1 (or=20 > leaving is fine too). >=20 > > + }; > > + }; > > +}; > > + > > +tve0: tv-encoder@01c0a000 { >=20 > Drop the leading 0. Ok. >=20 > > + compatible =3D "allwinner,sun4i-a10-tv-encoder"; > > + reg =3D <0x01c0a000 0x1000>; > > + clocks =3D <&ahb_gates 34>; > > + resets =3D <&tcon_ch0_clk 0>; > > + > > + port { > > + #address-cells =3D <1>; > > + #size-cells =3D <0>; > > + > > + tve0_in_tcon0: endpoint@0 { > > + reg =3D <0>; > > + remote-endpoint =3D <&tcon0_out_tve0>; > > + }; > > + }; > > +}; > > + > > +tcon0: lcd-controller@01c0c000 { >=20 > ditto... Ok. Thanks! Maxime --=20 Maxime Ripard, Free Electrons Embedded Linux, Kernel and Android engineering http://free-electrons.com --DLjW/zgzzl4LEtEW Content-Type: application/pgp-signature; name="signature.asc" Content-Description: Digital signature -----BEGIN PGP SIGNATURE----- Version: GnuPG v1 iQIcBAEBAgAGBQJW+lnqAAoJEBx+YmzsjxAgERMP/2d9wEMpVPpRBdG+OOCxelyk L3EQNzYPQlCyx6W1odqxmegTXwETDz2JEX6+9fSIzO1bWT13gVeZg2MbPYdnfQ+7 LHf07Jg3rc12V4hD8bIzkbcCHCajA1lLjxpPFODyQ+iM6z4p1WxFzlBcKTtFerHb 9fStrxXtqQwRGY+RmDMKeRA8Lnm5XgCw/qzdfav0PToybNMpLEzwNp8if8858rot 1zGbYajGcIKcR7UuPf3Peh5PUgGSjhkhBd3XKbEWKjq6XP0KOSI5/BE5e2rtkoKr otycWX1+fd1WdDyxIkj3kl77GhOF6+mfngrA3A/BCKbroOPqFGVoupCpnw+4mxNh AHVSrRnYkjQQSSYQJcv4uDBN1V1aGBMoUEHxdULqbnzn0vllADQp50A8P+cU40eC WO4W1YQ38l1KCdG2mU5nOQDvfdCQI4YjyxYvK2zvrAeiiweOOX+a7JzwRgPAA6ga bngwgm/hKz2xQGseahGqwDpkZK9yIGIe3ZWCXx1uNvY90CGZHpc5WqA/qqlsetGq xMSHkC9O2QOIKv0/cucpQUyjiEEuSKHRGiZpOR4zOqkIHOE46pCjR1fFuWLNI/20 l62Vh1vXHXAYoh4SIyhtMuys74Ke8fv7a8ZuNbyX9Qz7uImdneg/OvPcZarBkD2s bmcexzvBxah3QShQdX+W =Djmc -----END PGP SIGNATURE----- --DLjW/zgzzl4LEtEW--