Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754070AbcJOMBq (ORCPT ); Sat, 15 Oct 2016 08:01:46 -0400 Received: from mail-wm0-f43.google.com ([74.125.82.43]:36401 "EHLO mail-wm0-f43.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753945AbcJOMBe (ORCPT ); Sat, 15 Oct 2016 08:01:34 -0400 MIME-Version: 1.0 In-Reply-To: <20161014142047.imm4idfetphlp5od@atomide.com> References: <1476364572-26849-1-git-send-email-matt@ranostay.consulting> <924a896d-b3f2-5fed-62ba-a731e79e1567@samsung.com> <20161014142047.imm4idfetphlp5od@atomide.com> From: Matt Ranostay Date: Sat, 15 Oct 2016 05:00:51 -0700 Message-ID: Subject: Re: [PATCH] leds: leds-pca963x: workaround group blink scaling issue To: Tony Lindgren Cc: Jacek Anaszewski , "linux-kernel@vger.kernel.org" , "devicetree@vger.kernel.org" , Matt Ranostay , Rob Herring , Mark Rutland Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 1470 Lines: 40 On Fri, Oct 14, 2016 at 7:20 AM, Tony Lindgren wrote: > * Jacek Anaszewski [161013 23:37]: >> On 10/13/2016 04:20 PM, Matt Ranostay wrote: >> > On Thu, Oct 13, 2016 at 4:05 PM, Jacek Anaszewski >> > wrote: >> > > Why DT property? Is it somehow dependent on the board configuration? >> > > How this period-scale value is calculated? Is it inferred empirically? >> > > >> > >> > We empirically discovered and verified this with an logic analyzer on >> > multiple batches of this part. >> > Reason for the DT entry is we aren't 100% sure that it is always going >> > to be the same with different board revs. >> > >> > Could be that parts clock acts differently with supply voltage. This >> > has been calculated by setting it an expected value, and measuring the >> > actual result with the logic analyzer. >> >> I'd like to have DT maintainer's ack for this. >> >> Cc Rob and Mark. > > How about do this based on the compatible property instead? If there > are multiple manufacturers for this part and only a certain > parts have this issue we should have multiple compatible properties. > I could only find that NXP as the manufacturer of that part. It is possible since the clock is internal to the chipset that the vdd of 2.5V is doing something undefined. > Then if it turns out all of them need this scaling there's no need > to update the binding. Understandable. > > Regards, > > Tony