Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1757247AbdDQBh3 (ORCPT ); Sun, 16 Apr 2017 21:37:29 -0400 Received: from mail-ve1eur01on0056.outbound.protection.outlook.com ([104.47.1.56]:48960 "EHLO EUR01-VE1-obe.outbound.protection.outlook.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1757177AbdDQBh1 (ORCPT ); Sun, 16 Apr 2017 21:37:27 -0400 From: Andy Tang To: "mturquette@baylibre.com" , "sboyd@codeaurora.org" CC: "robh+dt@kernel.org" , "mark.rutland@arm.com" , "linux-clk@vger.kernel.org" , "devicetree@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "linux-arm-kernel@lists.infradead.org" , Scott Wood Subject: RE: [PATCH 1/2 v2] dt-bindings: qoriq-clock: Add coreclk Thread-Topic: [PATCH 1/2 v2] dt-bindings: qoriq-clock: Add coreclk Thread-Index: AQHSoSTp2gg4DGwNNU+ig6s4pz9lHqG2ZS5QgBKOKjA= Date: Mon, 17 Apr 2017 01:37:22 +0000 Message-ID: References: <1489977443-33582-1-git-send-email-andy.tang@nxp.com> In-Reply-To: Accept-Language: en-US Content-Language: en-US X-MS-Has-Attach: X-MS-TNEF-Correlator: authentication-results: baylibre.com; dkim=none (message not signed) header.d=none;baylibre.com; dmarc=none action=none header.from=nxp.com; x-originating-ip: [192.158.241.86] x-microsoft-exchange-diagnostics: 1;DB6PR0402MB2840;7:hR8JDrcJyXiJxGdAD6TV2D7tJ4OLUkr2hrkcHTUe2sXrBZwxNGyahosdyZEoKIyu/wqo2fUxeoBPaKEhXik3oSE44MNg1ZeesIGCq12BZqLIEcfh4P7qxDYIAND0dGpF+Dk/KBC0LzHBw8w+sGuLObalHrhbapX6GTYms6rgcxhJHvva4gfVRkRC+NXb4gn22A7thyELqAZcf4D4N/f9yVF0yMKaHV0ijd46BH4xGNZX1WG9LmRlNP/ElM/CrSKCi1dMd/88U0/+51VLHum24A2I/2Kri3bhGdBAS0AgkkONQ3VAmNXgCK6WJ69BlomvWzkmXAV1IqrSvrJyRVXFAw== x-ms-office365-filtering-correlation-id: 3ae132df-ccb2-40aa-9a18-08d485324b9b x-ms-office365-filtering-ht: Tenant x-microsoft-antispam: UriScan:;BCL:0;PCL:0;RULEID:(22001)(2017030254075)(48565401081)(201703131423075)(201703031133081)(201702281549075);SRVR:DB6PR0402MB2840; x-microsoft-antispam-prvs: x-exchange-antispam-report-test: UriScan:(180628864354917)(9452136761055)(185117386973197)(258649278758335); x-exchange-antispam-report-cfa-test: BCL:0;PCL:0;RULEID:(6040450)(601004)(2401047)(5005006)(8121501046)(93006095)(93001095)(3002001)(10201501046)(6055026)(6041248)(20161123560025)(201703131423075)(201702281528075)(201703061421075)(20161123555025)(20161123564025)(20161123562025)(6072148);SRVR:DB6PR0402MB2840;BCL:0;PCL:0;RULEID:;SRVR:DB6PR0402MB2840; x-forefront-prvs: 02801ACE41 x-forefront-antispam-report: SFV:NSPM;SFS:(10009020)(6009001)(39840400002)(39450400003)(39850400002)(39860400002)(39410400002)(39400400002)(377454003)(77096006)(3280700002)(74316002)(305945005)(102836003)(25786009)(6116002)(76176999)(38730400002)(2950100002)(53546009)(3846002)(7696004)(7736002)(86362001)(6436002)(5660300001)(33656002)(54356999)(50986999)(3660700001)(8936002)(81166006)(53936002)(8676002)(66066001)(9686003)(229853002)(55016002)(2900100001)(54906002)(99286003)(6246003)(2906002)(6506006)(4326008)(122556002)(189998001)(2501003);DIR:OUT;SFP:1101;SCL:1;SRVR:DB6PR0402MB2840;H:DB6PR0402MB2837.eurprd04.prod.outlook.com;FPR:;SPF:None;MLV:sfv;LANG:en; spamdiagnosticoutput: 1:99 spamdiagnosticmetadata: NSPM Content-Type: text/plain; charset="us-ascii" MIME-Version: 1.0 X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-originalarrivaltime: 17 Apr 2017 01:37:22.7268 (UTC) X-MS-Exchange-CrossTenant-fromentityheader: Hosted X-MS-Exchange-CrossTenant-id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-Transport-CrossTenantHeadersStamped: DB6PR0402MB2840 Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Transfer-Encoding: 8bit X-MIME-Autoconverted: from quoted-printable to 8bit by mail.home.local id v3H1bdai031239 Content-Length: 2817 Lines: 78 Hi Stephen and Michael, This patch set has been pending for more than two months since it was first sent. I have not received any response from you until now. Could you give some comments on it? Regards, Andy -----Original Message----- From: Andy Tang Sent: Wednesday, April 05, 2017 2:16 PM To: mturquette@baylibre.com; sboyd@codeaurora.org Cc: robh+dt@kernel.org; mark.rutland@arm.com; linux-clk@vger.kernel.org; devicetree@vger.kernel.org; linux-kernel@vger.kernel.org; linux-arm-kernel@lists.infradead.org; Scott Wood Subject: RE: [PATCH 1/2 v2] dt-bindings: qoriq-clock: Add coreclk Hello Do you have any comments on this patch set which was acked by Rob? Regards, Andy > -----Original Message----- > From: Yuantian Tang [mailto:andy.tang@nxp.com] > Sent: Monday, March 20, 2017 10:37 AM > To: mturquette@baylibre.com > Cc: sboyd@codeaurora.org; robh+dt@kernel.org; mark.rutland@arm.com; > linux-clk@vger.kernel.org; devicetree@vger.kernel.org; linux- > kernel@vger.kernel.org; linux-arm-kernel@lists.infradead.org; Scott > Wood ; Andy Tang > Subject: [PATCH 1/2 v2] dt-bindings: qoriq-clock: Add coreclk > > From: Scott Wood > > ls1012a has separate input root clocks for core PLLs versus the > platform PLL, with the latter described as sysclk in the hw docs. > Update the qoriq-clock binding to allow a second input clock, named > "coreclk". If present, this clock will be used for the core PLLs. > > Signed-off-by: Scott Wood > Signed-off-by: Tang Yuantian > Acked-by: Rob Herring > --- > v2: > -- change the author to Scott > Documentation/devicetree/bindings/clock/qoriq-clock.txt | 6 ++++++ > 1 file changed, 6 insertions(+) > > diff --git a/Documentation/devicetree/bindings/clock/qoriq-clock.txt > b/Documentation/devicetree/bindings/clock/qoriq-clock.txt > index aa3526f..119cafd 100644 > --- a/Documentation/devicetree/bindings/clock/qoriq-clock.txt > +++ b/Documentation/devicetree/bindings/clock/qoriq-clock.txt > @@ -56,6 +56,11 @@ Optional properties: > - clocks: If clock-frequency is not specified, sysclk may be provided > as an input clock. Either clock-frequency or clocks must be > provided. > + A second input clock, called "coreclk", may be provided if > + core PLLs are based on a different input clock from the > + platform PLL. > +- clock-names: Required if a coreclk is present. Valid names are > + "sysclk" and "coreclk". > > 2. Clock Provider > > @@ -72,6 +77,7 @@ second cell is the clock index for the specified type. > 2 hwaccel index (n in CLKCGnHWACSR) > 3 fman 0 for fm1, 1 for fm2 > 4 platform pll 0=pll, 1=pll/2, 2=pll/3, 3=pll/4 > + 5 coreclk must be 0 > > 3. Example > > -- > 2.1.0.27.g96db324