Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751250AbdIAArc (ORCPT ); Thu, 31 Aug 2017 20:47:32 -0400 Received: from mail-pf0-f172.google.com ([209.85.192.172]:33441 "EHLO mail-pf0-f172.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1750925AbdIAAra (ORCPT ); Thu, 31 Aug 2017 20:47:30 -0400 X-Google-Smtp-Source: ADKCNb76OlYVIZ1A2QjHFPzZws1Y7isbj+/H1V8ZKfjKEZGmNLrPRKsXzndvPbnzBF113YcsYCh1rw== From: Leo Yan To: Wei Xu , Rob Herring , Mark Rutland , Michael Turquette , Stephen Boyd , Li Pengcheng , Zhangfei Gao , linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org Cc: Leo Yan Subject: [PATCH 0/2] Add support for Hi6220 coresight Date: Fri, 1 Sep 2017 08:47:13 +0800 Message-Id: <1504226835-2115-1-git-send-email-leo.yan@linaro.org> X-Mailer: git-send-email 2.7.4 Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 804 Lines: 22 This patch series adds support for coresight on Hi6220; the first patch is to fix coresight PLL so can avoid system hang after we enable coresight, the second patch is to add DT binding according to coresight topology. The patch has been tested on Hikey; By using OpenCSD snapshot mode, it can successfully decode ETF and ETB trace data. Leo Yan (1): clk: hi6220: mark clock cs_atb_syspll as critical Li Pengcheng (1): arm64: dts: hi6220: add coresight binding .../arm64/boot/dts/hisilicon/hi6220-coresight.dtsi | 379 +++++++++++++++++++++ arch/arm64/boot/dts/hisilicon/hi6220.dtsi | 2 + drivers/clk/hisilicon/clk-hi6220.c | 2 +- 3 files changed, 382 insertions(+), 1 deletion(-) create mode 100644 arch/arm64/boot/dts/hisilicon/hi6220-coresight.dtsi -- 2.7.4