Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S936505AbdIZMYT (ORCPT ); Tue, 26 Sep 2017 08:24:19 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:53456 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S935503AbdIZMYQ (ORCPT ); Tue, 26 Sep 2017 08:24:16 -0400 DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 3FFEB60246 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=absahu@codeaurora.org From: Abhishek Sahu To: Stephen Boyd , Michael Turquette , Rob Herring Cc: Andy Gross , David Brown , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Abhishek Sahu , Mark Rutland , devicetree@vger.kernel.org Subject: [PATCH 00/11] Add remaining clocks for QCOM IPQ8074 Date: Tue, 26 Sep 2017 17:53:53 +0530 Message-Id: <1506428644-2996-1-git-send-email-absahu@codeaurora.org> X-Mailer: git-send-email 1.9.1 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 1765 Lines: 39 This patch series adds following IPQ8074 clocks - Remaining General PLL’s, NSS UBI PLL and NSS Crypto PLL. - 2 instances of PCIE, USB, SDCC. - 2 NSS UBI core and common NSS clocks. NSS is network. switching subsystem which accelerates the ethernet traffic. IPQ8074 has two UBI cores and each core uses some separate core clocks and remaining common clocks. - NSS Crypto Engine clocks - NSS ethernet port clocks. IPQ8074 has 6 Ethernet ports and each port uses different clocks - Crypto engine clocks - PCIE and NSS MISC resets. Abhishek Sahu (11): clk: qcom: add read-only divider operations clk: qcom: add parent map for regmap mux clk: qcom: ipq8074: fix missing GPLL0 divider width dt-bindings: clock: qcom: add remaining clocks for IPQ8074 clk: qcom: ipq8074: add remaining PLL’s clk: qcom: ipq8074: add PCIE, USB and SDCC clocks clk: qcom: ipq8074: add NSS clocks clk: qcom: ipq8074: add NSS ethernet port clocks clk: qcom: ipq8074: add GP and Crypto clocks dt-bindings: clock: qcom: add misc resets for PCIE and NSS clk: qcom: ipq8074: add misc resets for PCIE and NSS drivers/clk/qcom/clk-rcg.h | 10 - drivers/clk/qcom/clk-regmap-divider.c | 29 + drivers/clk/qcom/clk-regmap-divider.h | 1 + drivers/clk/qcom/clk-regmap-mux.c | 6 + drivers/clk/qcom/clk-regmap-mux.h | 2 + drivers/clk/qcom/common.h | 11 +- drivers/clk/qcom/gcc-ipq8074.c | 3736 ++++++++++++++++++++++++++ include/dt-bindings/clock/qcom,gcc-ipq8074.h | 222 ++ 8 files changed, 4006 insertions(+), 11 deletions(-) -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation