Received: by 10.223.176.46 with SMTP id f43csp931211wra; Fri, 19 Jan 2018 04:25:51 -0800 (PST) X-Google-Smtp-Source: ACJfBou7AhY3YiD0vlwhkzQyhsxwoA0wM7yuCPt968jeYcYyo/PXGmbR6GvIs+KTTlCnxliHpYvf X-Received: by 10.98.242.2 with SMTP id m2mr21955044pfh.102.1516364750987; Fri, 19 Jan 2018 04:25:50 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1516364750; cv=none; d=google.com; s=arc-20160816; b=YmU9x6lGr2HBI1SgXnhcHstF4aBcGGRD92/u9ycy93BnuMVQhd63w7+N8nMmVrdqxq T8d4fIwX+wSi8Mij4kUTPrrDRClhr3KSPwCndNhn/Ci65WYQjMBElX1aVrOJPOzmEFVN EhbKJtXBoyaVixt/l8SP6bCUQ/lgO5o3d6aW67PuaQe4Rd9bniMQVLOfg5nW67AsUYaC 6yVpA+wkZlj0RQRYWFOIjb1EKIqdJai3TpqxY2HJbVFuMm7g0pCfoGEKPcYQAGSBi3wD 5OwvGUxUFgzDg7/0Bk1C6RwMRGFRJuJHqojNc0nrYSiA3+oXQdMq6GTBkiae7NeHzz/A G/ZQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:organization:from:references:cc:to:subject :arc-authentication-results; bh=0P+6SsntDrQWQ0GEFBG6jOd8Y5HCT8JiyLBBFGRonrc=; b=EyLmaWoaC8jZkA96HxX+iewi+rUSh0ojEVKPqcR7mg9lVclWlIZ+6qb+26oH/JJ4Cs /3qqRAV3G1HGbVqg5q4TQu8hzj83HWHNnUekPAo1uTELIuBTN9ad8deAsdxsBXWXfuLX RX61xRmqh4Q8Wd6odvePS8B6ak62clUmF3p5HG0EX5hBOpcUaN3Bep8/1hC2vo9fCEBQ V/1sgUtFXC89nAJVLFMC7dvMsCN2BRkoemABzQ9YbukXVEGkiWQIfKLHkWZ5RHEYHnt6 +a+8VkoUxEcryMOY806606ksiCMCPhwpDFuJQ6AQyATicto04qraZnl+DjXkrQQ5fo/g KwgA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v126si6929319pgv.616.2018.01.19.04.25.36; Fri, 19 Jan 2018 04:25:50 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1755654AbeASMXj (ORCPT + 99 others); Fri, 19 Jan 2018 07:23:39 -0500 Received: from usa-sjc-mx-foss1.foss.arm.com ([217.140.101.70]:38064 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1755274AbeASMXQ (ORCPT ); Fri, 19 Jan 2018 07:23:16 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id CEA8880D; Fri, 19 Jan 2018 04:23:15 -0800 (PST) Received: from [10.1.207.62] (usa-sjc-imap-foss1.foss.arm.com [10.72.51.249]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id C39013F487; Fri, 19 Jan 2018 04:23:12 -0800 (PST) Subject: Re: [PATCH v2] irqchip/gic-v3-its: Add workaround for ThunderX2 erratum #174 To: Ganapatrao Kulkarni , linux-doc@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org Cc: tglx@linutronix.de, jason@lakedaemon.net, catalin.marinas@arm.com, will.deacon@arm.com, corbet@lwn.net, jnair@caviumnetworks.com, Robert.Richter@cavium.com, Jan.Glauber@cavium.com, Vadim.Lomovtsev@cavium.com, gklkml16@gmail.com References: <20180118052820.30286-1-ganapatrao.kulkarni@cavium.com> From: Marc Zyngier Organization: ARM Ltd Message-ID: <7752cf1b-b929-738b-9e3c-fe379a8c251b@arm.com> Date: Fri, 19 Jan 2018 12:23:11 +0000 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:52.0) Gecko/20100101 Thunderbird/52.5.2 MIME-Version: 1.0 In-Reply-To: <20180118052820.30286-1-ganapatrao.kulkarni@cavium.com> Content-Type: text/plain; charset=utf-8 Content-Language: en-GB Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 18/01/18 05:28, Ganapatrao Kulkarni wrote: > This erratum is observed on the ThunderX2 GICv3 ITS. When a > MOVI command is used to change affinity of a LPI to a collection/cpu > on another node, the LPI is not delivered to the cpu. > An additional INV command is required after the MOVI to deliver > the LPI to the new destination. > > If we add INV after MOVI, there is a chance that we lose LPIs which > are raised when the affinity is changed. So for now, adding workaround fix > to disable inter node affinity change. > > Signed-off-by: Ganapatrao Kulkarni > --- > > v2: Added workaround to avoid inter node affinity change. > > v1: Initial patch > > Documentation/arm64/silicon-errata.txt | 1 + > arch/arm64/Kconfig | 10 ++++++++++ > drivers/irqchip/irq-gic-v3-its.c | 21 ++++++++++++++++++++- > 3 files changed, 31 insertions(+), 1 deletion(-) > > diff --git a/Documentation/arm64/silicon-errata.txt b/Documentation/arm64/silicon-errata.txt > index fc1c884..fb27cb5 100644 > --- a/Documentation/arm64/silicon-errata.txt > +++ b/Documentation/arm64/silicon-errata.txt > @@ -63,6 +63,7 @@ stable kernels. > | Cavium | ThunderX Core | #27456 | CAVIUM_ERRATUM_27456 | > | Cavium | ThunderX Core | #30115 | CAVIUM_ERRATUM_30115 | > | Cavium | ThunderX SMMUv2 | #27704 | N/A | > +| Cavium | ThunderX2 ITS | #174 | CAVIUM_ERRATUM_174 | > | Cavium | ThunderX2 SMMUv3| #74 | N/A | > | Cavium | ThunderX2 SMMUv3| #126 | N/A | > | | | | | > diff --git a/arch/arm64/Kconfig b/arch/arm64/Kconfig > index c9a7e9e..0dbf3bd 100644 > --- a/arch/arm64/Kconfig > +++ b/arch/arm64/Kconfig > @@ -461,6 +461,16 @@ config ARM64_ERRATUM_843419 > > If unsure, say Y. > > +config CAVIUM_ERRATUM_174 > + bool "Cavium ThunderX2 erratum 174" > + default y > + help > + Cavium ThunderX2 dual socket systems may loose interrupts > + on affinity change to a cpu on other node. > + This workaround fix avoids inter node affinity change. > + > + If unsure, say Y. > + > config CAVIUM_ERRATUM_22375 > bool "Cavium erratum 22375, 24313" > default y > diff --git a/drivers/irqchip/irq-gic-v3-its.c b/drivers/irqchip/irq-gic-v3-its.c > index 06f025f..b0cb528 100644 > --- a/drivers/irqchip/irq-gic-v3-its.c > +++ b/drivers/irqchip/irq-gic-v3-its.c > @@ -46,6 +46,7 @@ > #define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1ULL << 0) > #define ITS_FLAGS_WORKAROUND_CAVIUM_22375 (1ULL << 1) > #define ITS_FLAGS_WORKAROUND_CAVIUM_23144 (1ULL << 2) > +#define ITS_FLAGS_WORKAROUND_CAVIUM_174 (1ULL << 3) Instead of inventing a new flag, please rename the existing one to ITS_FLAG_WORKAROUND_RESTRICT_NODE_AFFINITY (or something similar). There is really no need to have two flags that do the exact same thing, > > #define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING (1 << 0) > > @@ -1102,7 +1103,8 @@ static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val, > return -EINVAL; > > /* lpi cannot be routed to a redistributor that is on a foreign node */ > - if (its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) { > + if (its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144 || > + its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_174) { > if (its_dev->its->numa_node >= 0) { > cpu_mask = cpumask_of_node(its_dev->its->numa_node); > if (!cpumask_intersects(mask_val, cpu_mask)) > @@ -2904,6 +2906,15 @@ static int its_force_quiescent(void __iomem *base) > } > } > > +static bool __maybe_unused its_enable_quirk_cavium_174(void *data) > +{ > + struct its_node *its = data; > + > + its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_174; > + > + return true; > +} > + > static bool __maybe_unused its_enable_quirk_cavium_22375(void *data) > { > struct its_node *its = data; > @@ -3031,6 +3042,14 @@ static const struct gic_quirk its_quirks[] = { > .init = its_enable_quirk_hip07_161600802, > }, > #endif > +#ifdef CONFIG_CAVIUM_ERRATUM_174 > + { > + .desc = "ITS: Cavium ThunderX2 erratum 174", > + .iidr = 0x13f, /* ThunderX2 pass A1/A2/B0 */ > + .mask = 0xffffffff, > + .init = its_enable_quirk_cavium_174, > + }, > +#endif > { > } > }; > Thanks, M. -- Jazz is not dead. It just smells funny...