Received: by 10.223.176.46 with SMTP id f43csp963482wra; Fri, 19 Jan 2018 04:59:20 -0800 (PST) X-Google-Smtp-Source: ACJfBovPW7HxNNvV+LYfDD9DotGZwJtvQ82SHkgvK1h0pTDFsBqN+SsCFzc+Z7BotaMO5VQcWaiA X-Received: by 10.99.185.4 with SMTP id z4mr39654604pge.299.1516366760475; Fri, 19 Jan 2018 04:59:20 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1516366760; cv=none; d=google.com; s=arc-20160816; b=ERzLDEbSXHUNDswlN7gA0l4ANUyjJjAgbkjNKjYozGCuev0hW0p9CYXGd3gZzhdomj QlY1DUFnVGx/an0LuW8iCaygfXeu106wbTWL3eQ3fHLSdbPluy06s3SoH1Q9gQPF90WL KbDSxY+lc8d/IdcT2o7J92yzrDyqdEIVB4N3/DC0L39iegETxWBIE4hxr85aQ0Y8ib9+ cwp0ZBBm5HYFpACHGG304YbYfXMMfSW72dFqLFKkjM7dK07mC1rMkpKBwO74fViTIJV/ EA8vKkcMMI/5kRWs6Agw/h4DiKsd/YDiZnoMFpVQxmB7MMIQXRC/FWMKvNrpYiY0e3gV 8rkQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature :arc-authentication-results; bh=Wr2PeXWDCMKKKuw//xhRY/+g8gorjNrN9K91Ub60dHU=; b=Izok+KwHMPqGadmo+kl5elVQHzyTTP/VDI5n7QiVfjnbuvq2w9IygHW44OsfrZyLkB jdcUOitkf/GDX+wGnj+YREKXdyD8xwD7BkAs1cipB1+ObngPPbCwQWZ5Au60uXQTe8E3 wSju5deplf936lX3uhJ/Jcaj29skJQ7jck0jK+Q7G3yY2+hpfvOEFLRoQl0Mzj9+MWt1 aEO+QlrV80AWxSjY/MObGZlIPtdIbyBoUmXnMX8OYoBnt5eIz1vnwVmOA7hm80YsE6qP 6jjUJaeq0zj/d70xkR8E9s/uNIva6sOW5qAF8uIX8sOFd5hXRIvMNQ66rhnYOnMwzu8K 5eQA== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@monstr-eu.20150623.gappssmtp.com header.s=20150623 header.b=jYaebm0H; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v70si6513106pgd.414.2018.01.19.04.59.05; Fri, 19 Jan 2018 04:59:20 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail header.i=@monstr-eu.20150623.gappssmtp.com header.s=20150623 header.b=jYaebm0H; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1755809AbeASM45 (ORCPT + 99 others); Fri, 19 Jan 2018 07:56:57 -0500 Received: from mail-wr0-f194.google.com ([209.85.128.194]:44470 "EHLO mail-wr0-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1755424AbeASM4D (ORCPT ); Fri, 19 Jan 2018 07:56:03 -0500 Received: by mail-wr0-f194.google.com with SMTP id w50so1483438wrc.11 for ; Fri, 19 Jan 2018 04:56:02 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=monstr-eu.20150623.gappssmtp.com; s=20150623; h=sender:from:to:cc:subject:date:message-id:in-reply-to:references :in-reply-to:references; bh=Wr2PeXWDCMKKKuw//xhRY/+g8gorjNrN9K91Ub60dHU=; b=jYaebm0HoPKfGl10LAm7l8G/sZMGUh5XG7PQHn/rAZEYmmpHZe8bZns/9/wgfGVaz/ 2L9XewVl0rVOIUL81/4BgwkeHI2Uj9pF1AQIY73PJYjv25WsuY70mz1yLfo6Q+q0Fwnm P+N7DjH5vJoJNL1GS37ljngieN7Od2JfO2/44EF89xL8VU9fYqGpNVgJMePfcC9PLEgc uK1ipi7PR/y6kEiUUhR1XtjTlDhC2ola3f2Z2jv45ozzMoBDn3sVrWza3EhbIpyuj59V INo/7NkB34o1a4hsrM53UHZGx1WsH4izWop0k5tpabAO0pXG9VTjpbBRDXnheDRRqXdI /Bgg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:sender:from:to:cc:subject:date:message-id :in-reply-to:references:in-reply-to:references; bh=Wr2PeXWDCMKKKuw//xhRY/+g8gorjNrN9K91Ub60dHU=; b=GluHg9wUzmdGV5avTorAwiZeDfAZWP0WLRURBq37cmt8RGu3RfPSVmOoyUsReu2NtW qUQQ1mJu45aoZ6OUy3g8VAobFixhYL53n3GtXMOQ7RYFtw0zYpo13gKAesm2DZ7GoqJI M2VxiPm09rGDhBaSIyn1oSTIv/hTR4xbZZHTtXZueq0AvzUqZgDUUTf1u5INz3MPerAf aIYQfKh58kCCmdf9aFV7TWCTvp/VJ21k07C7zmTu3TyfYNSuOT9bGfsOBeqITqHJKTin RuIdUF/N75y4k9kMKYXjEdqgcNjziucgVRsJW2oaBwLiBJMBNkg8n31Md4rQ3Ht7XCJE dBhw== X-Gm-Message-State: AKwxytdfR/W990+sQoH52cu0csnb8tJ4VYD0EAp/kN/XNKcCQiA2c74j jZbTpZiIgkgrFyzrwcOyTXIl552r X-Received: by 10.223.133.103 with SMTP id 94mr9439949wrh.266.1516366561840; Fri, 19 Jan 2018 04:56:01 -0800 (PST) Received: from localhost (nat-35.starnet.cz. [178.255.168.35]) by smtp.gmail.com with ESMTPSA id u33sm12517694wrc.83.2018.01.19.04.56.01 (version=TLS1_2 cipher=AES128-SHA bits=128/128); Fri, 19 Jan 2018 04:56:01 -0800 (PST) From: Michal Simek To: devicetree@vger.kernel.org Cc: monstr@monstr.eu, Masahiro Yamada , linux-kernel@vger.kernel.org, Arnd Bergmann , Will Deacon , Catalin Marinas , Rob Herring , Mark Rutland , linux-arm-kernel@lists.infradead.org Subject: [PATCH 6/7] arm64: zynqmp: Add support for Xilinx zc12XX boards Date: Fri, 19 Jan 2018 13:55:45 +0100 Message-Id: <1cc1e046fe0fb25dd3d2ed3144dc7d03792bfd10.1516366474.git.michal.simek@xilinx.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: References: In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org These 3 boards requires minimal support to get Linux up and running. Signed-off-by: Michal Simek --- arch/arm64/boot/dts/xilinx/Makefile | 3 ++ arch/arm64/boot/dts/xilinx/zynqmp-zc1232-revA.dts | 54 +++++++++++++++++++++++ arch/arm64/boot/dts/xilinx/zynqmp-zc1254-revA.dts | 42 ++++++++++++++++++ arch/arm64/boot/dts/xilinx/zynqmp-zc1275-revA.dts | 42 ++++++++++++++++++ 4 files changed, 141 insertions(+) create mode 100644 arch/arm64/boot/dts/xilinx/zynqmp-zc1232-revA.dts create mode 100644 arch/arm64/boot/dts/xilinx/zynqmp-zc1254-revA.dts create mode 100644 arch/arm64/boot/dts/xilinx/zynqmp-zc1275-revA.dts diff --git a/arch/arm64/boot/dts/xilinx/Makefile b/arch/arm64/boot/dts/xilinx/Makefile index d15c9dc1d8f2..bdda451afaad 100644 --- a/arch/arm64/boot/dts/xilinx/Makefile +++ b/arch/arm64/boot/dts/xilinx/Makefile @@ -1,5 +1,8 @@ # SPDX-License-Identifier: GPL-2.0 dtb-$(CONFIG_ARCH_ZYNQMP) += zynqmp-ep108.dtb +dtb-$(CONFIG_ARCH_ZYNQMP) += zynqmp-zc1232-revA.dtb +dtb-$(CONFIG_ARCH_ZYNQMP) += zynqmp-zc1254-revA.dtb +dtb-$(CONFIG_ARCH_ZYNQMP) += zynqmp-zc1275-revA.dtb dtb-$(CONFIG_ARCH_ZYNQMP) += zynqmp-zcu100-revC.dtb dtb-$(CONFIG_ARCH_ZYNQMP) += zynqmp-zcu102-revA.dtb dtb-$(CONFIG_ARCH_ZYNQMP) += zynqmp-zcu102-revB.dtb diff --git a/arch/arm64/boot/dts/xilinx/zynqmp-zc1232-revA.dts b/arch/arm64/boot/dts/xilinx/zynqmp-zc1232-revA.dts new file mode 100644 index 000000000000..0f7b4cf6078e --- /dev/null +++ b/arch/arm64/boot/dts/xilinx/zynqmp-zc1232-revA.dts @@ -0,0 +1,54 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * dts file for Xilinx ZynqMP ZC1232 + * + * (C) Copyright 2017 - 2018, Xilinx, Inc. + * + * Michal Simek + */ + +/dts-v1/; + +#include "zynqmp.dtsi" +#include "zynqmp-clk.dtsi" + +/ { + model = "ZynqMP ZC1232 RevA"; + compatible = "xlnx,zynqmp-zc1232-revA", "xlnx,zynqmp-zc1232", "xlnx,zynqmp"; + + aliases { + serial0 = &uart0; + serial1 = &dcc; + }; + + chosen { + bootargs = "earlycon"; + stdout-path = "serial0:115200n8"; + }; + + memory@0 { + device_type = "memory"; + reg = <0x0 0x0 0x0 0x80000000>; + }; +}; + +&dcc { + status = "okay"; +}; + +&sata { + status = "okay"; + /* SATA OOB timing settings */ + ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>; + ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>; + ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>; + ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>; + ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>; + ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>; + ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>; + ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>; +}; + +&uart0 { + status = "okay"; +}; diff --git a/arch/arm64/boot/dts/xilinx/zynqmp-zc1254-revA.dts b/arch/arm64/boot/dts/xilinx/zynqmp-zc1254-revA.dts new file mode 100644 index 000000000000..9092828f92ec --- /dev/null +++ b/arch/arm64/boot/dts/xilinx/zynqmp-zc1254-revA.dts @@ -0,0 +1,42 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * dts file for Xilinx ZynqMP ZC1254 + * + * (C) Copyright 2015 - 2018, Xilinx, Inc. + * + * Michal Simek + * Siva Durga Prasad Paladugu + */ + +/dts-v1/; + +#include "zynqmp.dtsi" +#include "zynqmp-clk.dtsi" + +/ { + model = "ZynqMP ZC1254 RevA"; + compatible = "xlnx,zynqmp-zc1254-revA", "xlnx,zynqmp-zc1254", "xlnx,zynqmp"; + + aliases { + serial0 = &uart0; + serial1 = &dcc; + }; + + chosen { + bootargs = "earlycon"; + stdout-path = "serial0:115200n8"; + }; + + memory@0 { + device_type = "memory"; + reg = <0x0 0x0 0x0 0x80000000>; + }; +}; + +&dcc { + status = "okay"; +}; + +&uart0 { + status = "okay"; +}; diff --git a/arch/arm64/boot/dts/xilinx/zynqmp-zc1275-revA.dts b/arch/arm64/boot/dts/xilinx/zynqmp-zc1275-revA.dts new file mode 100644 index 000000000000..4f404c580eec --- /dev/null +++ b/arch/arm64/boot/dts/xilinx/zynqmp-zc1275-revA.dts @@ -0,0 +1,42 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * dts file for Xilinx ZynqMP ZC1275 + * + * (C) Copyright 2017 - 2018, Xilinx, Inc. + * + * Michal Simek + * Siva Durga Prasad Paladugu + */ + +/dts-v1/; + +#include "zynqmp.dtsi" +#include "zynqmp-clk.dtsi" + +/ { + model = "ZynqMP ZC1275 RevA"; + compatible = "xlnx,zynqmp-zc1275-revA", "xlnx,zynqmp-zc1275", "xlnx,zynqmp"; + + aliases { + serial0 = &uart0; + serial1 = &dcc; + }; + + chosen { + bootargs = "earlycon"; + stdout-path = "serial0:115200n8"; + }; + + memory@0 { + device_type = "memory"; + reg = <0x0 0x0 0x0 0x80000000>; + }; +}; + +&dcc { + status = "okay"; +}; + +&uart0 { + status = "okay"; +}; -- 1.9.1