Received: by 10.223.176.46 with SMTP id f43csp1027254wra; Sat, 20 Jan 2018 09:16:05 -0800 (PST) X-Google-Smtp-Source: AH8x226yaFaWfaBWlu/ECQGezezgQOyhLfJ57mpEFs47681ktqvzcBTAhTCtfkJyzsY0o6J3/bgV X-Received: by 2002:a17:902:7d8b:: with SMTP id a11-v6mr1168802plm.216.1516468565303; Sat, 20 Jan 2018 09:16:05 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1516468565; cv=none; d=google.com; s=arc-20160816; b=cPH1tXWpY9omSXmZIGZeMogLNsgVsQkk4jBSRZvEWJ+IC2c1ivw0CQSCFDYB0aaasi tQqmr3JRspFNLFBMaMg83xf1MkxJAX2TXgJZBRWUUwxgG6/1Se5cofuRuLGhnREvoFH5 DRIgRT4uKNdqQ0Gu+fsFASFh68BMi4tSa9+v09zF8udYsK246jP1+TJNLwRjzdPiEgNJ sG4iy3bVJTGPAeWtU7SzVpnm3uerKxcnPzjocy9ndpJRfM0a2PLSdT/6VOmmqBuCGtF/ 8kg9h6qypBl1bFvwxwZvF6eZA/GJXoQTmpJWDczCIfgPiPeoCQ+7bLTwU9RFWYGbgv21 sWLg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=gvjIOTtaJQIhQBVaPY/9Do1vUdvo3MnPwFkddICV7qk=; b=qSagS0oGmOj+nr/g0Orcw+EGTL68xTDChQVpVdSk8tg8h+JOn2ozEOuLhmouX6qPZo oCt40cpxihaehHc5cE+eRXwEAnM/+b8MirJwTSqbo8l0MLplMNdBpB4XID5vjf0Zrg7f FFbDOnLwb9LcQre6/EeWZ+XZVlBJa5OegcUTbj1JelF/V16QOjArOEVr/c0nADLn17eT NzCy0H4ae0mvig2ffaYWAjTKX0ZFBd4vzyPBQS9+g7wyO3dFHmDH394dnI+QqW5wceGr 8f7j4940j6yKTv50ZaNjzl0RsLvYpGMcSVWU65VhZ+mvgRXskhFMluiXE8Pt4JMfdWSk p1nA== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@lechnology.com header.s=default header.b=qnoD10ob; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k19si1037464pgf.805.2018.01.20.09.15.51; Sat, 20 Jan 2018 09:16:05 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail header.i=@lechnology.com header.s=default header.b=qnoD10ob; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1756539AbeATRPT (ORCPT + 99 others); Sat, 20 Jan 2018 12:15:19 -0500 Received: from vern.gendns.com ([206.190.152.46]:42534 "EHLO vern.gendns.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1755331AbeATRPA (ORCPT ); Sat, 20 Jan 2018 12:15:00 -0500 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lechnology.com; s=default; h=References:In-Reply-To:Message-Id:Date:Subject :Cc:To:From:Sender:Reply-To:MIME-Version:Content-Type: Content-Transfer-Encoding:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Id: List-Help:List-Unsubscribe:List-Subscribe:List-Post:List-Owner:List-Archive; bh=gvjIOTtaJQIhQBVaPY/9Do1vUdvo3MnPwFkddICV7qk=; b=qnoD10obyWbAOpYroO+8z8Oee YVU33OLCTlYsJMr+darL/bte88jPdvi+p8yGrk80rg7dzYpIXn1RCkTdJkfKpJuifKWH2iIVwImaf XWLAU1trNfh4ox3B2ZF7aYgpeON91mQwBE2aGQrZKuWW0QuL18S62dmLHEzc0dEY8xECiYdkVSAM7 QPW+TUE6BExpKivP3vjkAr8+OOROiGK8Tzi8NCjIUIOb/J5e0uGd/uFF85xYbmL2vReKQBmEtbdT3 tBEo9syKXfYQDuFDwph91lQT7tejWmjxAzgUotb8duPSh+XgRXR3THEwP25PedQ0YMxtehCw2m6aS rIJaZ3gZQ==; Received: from 108-198-5-147.lightspeed.okcbok.sbcglobal.net ([108.198.5.147]:53590 helo=freyr.lechnology.com) by vern.gendns.com with esmtpsa (TLSv1.2:ECDHE-RSA-AES128-SHA256:128) (Exim 4.89_1) (envelope-from ) id 1ecwiq-00059q-Du; Sat, 20 Jan 2018 12:14:28 -0500 From: David Lechner To: linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org Cc: Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Sekhar Nori , Kevin Hilman , Bartosz Golaszewski , Adam Ford , linux-kernel@vger.kernel.org, David Lechner Subject: [PATCH v6 01/41] dt-bindings: clock: Add new bindings for TI Davinci PLL clocks Date: Sat, 20 Jan 2018 11:13:40 -0600 Message-Id: <1516468460-4908-2-git-send-email-david@lechnology.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1516468460-4908-1-git-send-email-david@lechnology.com> References: <1516468460-4908-1-git-send-email-david@lechnology.com> X-AntiAbuse: This header was added to track abuse, please include it with any abuse report X-AntiAbuse: Primary Hostname - vern.gendns.com X-AntiAbuse: Original Domain - vger.kernel.org X-AntiAbuse: Originator/Caller UID/GID - [47 12] / [47 12] X-AntiAbuse: Sender Address Domain - lechnology.com X-Get-Message-Sender-Via: vern.gendns.com: authenticated_id: davidmain+lechnology.com/only user confirmed/virtual account not confirmed X-Authenticated-Sender: vern.gendns.com: davidmain@lechnology.com X-Source: X-Source-Args: X-Source-Dir: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds a new binding for the PLL IP blocks in the mach-davinci family of processors. Currently, only da850 has device tree support but these bindings can also work for other SoCs in this family just by adding new compatible strings. Note: Although these PLL controllers are very similar to the TI Keystone SoCs, we are not re-using those bindings. The Keystone bindings use a legacy one-node-per-clock binding. Furthermore, the mach-davinici SoCs have a slightly different PLL register layout and a number of quirks that can't be handled by the existing bindings, so the keystone bindings could not be used as-is anyway. Signed-off-by: David Lechner --- v6 changes: - Added clock-names property - Added ti,clkmode-square-wave property - Added pllout child node - Added obsclk child node - Expanded examples .../devicetree/bindings/clock/ti/davinci/pll.txt | 96 ++++++++++++++++++++++ 1 file changed, 96 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/ti/davinci/pll.txt diff --git a/Documentation/devicetree/bindings/clock/ti/davinci/pll.txt b/Documentation/devicetree/bindings/clock/ti/davinci/pll.txt new file mode 100644 index 0000000..36998e1 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/ti/davinci/pll.txt @@ -0,0 +1,96 @@ +Binding for TI DaVinci PLL Controllers + +The PLL provides clocks to most of the components on the SoC. In addition +to the PLL itself, this controller also contains bypasses, gates, dividers, +an multiplexers for various clock signals. + +Required properties: +- compatible: shall be one of: + - "ti,da850-pll0" for PLL0 on DA850/OMAP-L138/AM18XX + - "ti,da850-pll1" for PLL1 on DA850/OMAP-L138/AM18XX +- reg: physical base address and size of the controller's register area. +- clocks: phandles corresponding to the clock names +- clock-names: names of the clock sources - depends on compatible string + - for "ti,da850-pll0", shall be "clksrc", "extclksrc" + - for "ti,da850-pll1", shall be "clksrc" + +Optional properties: +- ti,clkmode-square-wave: Indicates that the the board is supplying a square + wave input on the OSCIN pin instead of using a crystal oscillator. + This property is only valid when compatible = "ti,da850-pll0". + + +Optional child nodes: + +pllout + Describes the main PLL clock output (before POSTDIV). The node name must + be "pllout". + + Required properties: + - #clock-cells: shall be 0 + +sysclk + Describes the PLLDIVn divider clocks that provide the SYSCLKn clock + domains. The node name must be "sysclk". Consumers of this node should + use "n" in "SYSCLKn" as the index parameter for the clock cell. + + Required properties: + - #clock-cells: shall be 1 + +auxclk + Describes the AUXCLK output of the PLL. The node name must be "auxclk". + This child node is only valid when compatible = "ti,da850-pll0". + + Required properties: + - #clock-cells: shall be 0 + +obsclk + Describes the OBSCLK output of the PLL. The node name must be "obsclk". + + Required properties: + - #clock-cells: shall be 0 + + +Examples: + + pll0: clock-controller@11000 { + compatible = "ti,da850-pll0"; + reg = <0x11000 0x1000>; + clocks = <&ref_clk>, <&pll1_sysclk 3>; + clock-names = "clksrc", "extclksrc"; + ti,clkmode-square-wave; + + pll0_pllout: pllout { + #clock-cells = <0>; + }; + + pll0_sysclk: sysclk { + #clock-cells = <1>; + }; + + pll0_auxclk: auxclk { + #clock-cells = <0>; + }; + + pll0_obsclk: obsclk { + #clock-cells = <0>; + }; + }; + + pll1: clock-controller@21a000 { + compatible = "ti,da850-pll1"; + reg = <0x21a000 0x1000>; + clocks = <&ref_clk>; + clock-names = "clksrc"; + + pll0_sysclk: sysclk { + #clock-cells = <1>; + }; + + pll0_obsclk: obsclk { + #clock-cells = <0>; + }; + }; + +Also see: +- Documentation/devicetree/bindings/clock/clock-bindings.txt -- 2.7.4