Received: by 10.223.176.46 with SMTP id f43csp991968wra; Wed, 24 Jan 2018 08:58:27 -0800 (PST) X-Google-Smtp-Source: AH8x227NeVnwKiiF9m9SX1sSjlTqz3s30FwAhF4ryDzSi42FBpWaj+WRRCClLIiBM4jq6449I1bz X-Received: by 10.99.3.71 with SMTP id 68mr11442343pgd.334.1516813107750; Wed, 24 Jan 2018 08:58:27 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1516813107; cv=none; d=google.com; s=arc-20160816; b=IYEeH1ngwIXF3pcnKG38IW0YLAOuEweWUNDtBg9XnwnXOAdrGdwYAsbvsNTRvIsjgI zl3kf5yX0BKn50VdF7Nu4N2LxiIreMrLQHfRC4leFewFmZgkpMevY0hPjeh0I+xaY+RQ FiAtD7Poq+EdSSsmrzQgROsE9wTA0cf9KWGnZo9aucAcVvG1tsEUkLzEgsxqvAS6dpi1 ecdk5grOXTcYw2/jdz61HCzKxu5VCrK1PVk8UJTKAHmpRHHjJmuUbK5e12ckT+ncPVzj wUu8LBEMsxSUnnNyC3KUVDd16cMqdc/KyOKA50u3Bgd21CslfhZk0yX/kmmJ1O7GDQy3 ZgcA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:to:from:dkim-signature:arc-authentication-results; bh=bR5cmDM3OzZMnYIXUaIlnOlCDaMq0BD3Dm8YAlu/J1g=; b=BzV2bPgrpEE4tlDlhKhRHAaey7EebsuDmbvk21sNVzAerpuBFFPuYoR23sTuH6fs1n NG9B9dbpxTpBx6cR5n2gR0SMmL7al/nIPicNJzZjPQEeI+EYF49sSCfhI37MDptLre6/ AVFlZoBmGLFIgApYLWmCT2j4aqPPL+aBqrOUjC7cCEIEVKKspVpAHSxBh9VWbXgP9Ky/ ks/BAC+qwEX3I5oy3yp7bKV+cI6ksqgZCF6q35ktZ2gD5mspkMyqNgxpACHhb4yWxDy7 j3q1XDRVlD1m27WOsEKIi7I2Lt5ssn4kT4gvSJ+R6NBr/OGrsHqTwmogZV2/gZcIRDam QZEQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@amazon.co.uk header.s=amazon201209 header.b=fRMlxD/w; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=amazon.co.uk Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e8-v6si451775pls.595.2018.01.24.08.58.13; Wed, 24 Jan 2018 08:58:27 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@amazon.co.uk header.s=amazon201209 header.b=fRMlxD/w; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=amazon.co.uk Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S934376AbeAXQ5i (ORCPT + 99 others); Wed, 24 Jan 2018 11:57:38 -0500 Received: from smtp-fw-9102.amazon.com ([207.171.184.29]:15753 "EHLO smtp-fw-9102.amazon.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S934301AbeAXQ5f (ORCPT ); Wed, 24 Jan 2018 11:57:35 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amazon.co.uk; i=@amazon.co.uk; q=dns/txt; s=amazon201209; t=1516813055; x=1548349055; h=from:to:subject:date:message-id:in-reply-to:references; bh=bR5cmDM3OzZMnYIXUaIlnOlCDaMq0BD3Dm8YAlu/J1g=; b=fRMlxD/wB4ZIbaP/m2cIdj8Zy50wkotJ8a4XkOavCZ+X5pzWiGgWbrei yNS6LDpSeXY7dAau8z9haqEasBV1Ne3L/yo/gyzSjs6b0+WNrCF44SH69 HFDFEpcmTy2jxhylUdpcvQbNgibh12aOoPDWegzeYn477FbzE738enh7L 4=; X-IronPort-AV: E=Sophos;i="5.46,408,1511827200"; d="scan'208";a="589559271" Received: from sea3-co-svc-lb6-vlan3.sea.amazon.com (HELO email-inbound-relay-1e-303d0b0e.us-east-1.amazon.com) ([10.47.22.38]) by smtp-border-fw-out-9102.sea19.amazon.com with ESMTP/TLS/DHE-RSA-AES256-SHA; 24 Jan 2018 16:57:28 +0000 Received: from uc8d3ff76b9bc5848a9cc.ant.amazon.com (iad1-ws-svc-lb91-vlan3.amazon.com [10.0.103.150]) by email-inbound-relay-1e-303d0b0e.us-east-1.amazon.com (8.14.7/8.14.7) with ESMTP id w0OGvJx2033083 (version=TLSv1/SSLv3 cipher=DHE-RSA-AES256-SHA bits=256 verify=NO); Wed, 24 Jan 2018 16:57:21 GMT Received: from uc8d3ff76b9bc5848a9cc.ant.amazon.com (localhost [127.0.0.1]) by uc8d3ff76b9bc5848a9cc.ant.amazon.com (8.15.2/8.15.2/Debian-3) with ESMTP id w0OGvIVw011185; Wed, 24 Jan 2018 16:57:18 GMT Received: (from dwmw@localhost) by uc8d3ff76b9bc5848a9cc.ant.amazon.com (8.15.2/8.15.2/Submit) id w0OGvHrb011183; Wed, 24 Jan 2018 16:57:17 GMT From: David Woodhouse To: arjan@linux.intel.com, tglx@linutronix.de, karahmed@amazon.de, x86@kernel.org, linux-kernel@vger.kernel.org, tim.c.chen@linux.intel.com, bp@alien8.de, peterz@infradead.org, pbonzini@redhat.com, ak@linux.intel.com, torvalds@linux-foundation.org, gregkh@linux-foundation.org, dave.hansen@intel.com, gnomes@lxorguk.ukuu.org.uk Subject: [PATCH v3 4/6] x86/msr: Add definitions for new speculation control MSRs Date: Wed, 24 Jan 2018 16:57:03 +0000 Message-Id: <1516813025-10794-5-git-send-email-dwmw@amazon.co.uk> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1516813025-10794-1-git-send-email-dwmw@amazon.co.uk> References: <1516813025-10794-1-git-send-email-dwmw@amazon.co.uk> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add MSR and bit definitions for SPEC_CTRL, PRED_CMD and ARCH_CAPABILITIES. See Intel's 336996-Speculative-Execution-Side-Channel-Mitigations.pdf Signed-off-by: David Woodhouse --- arch/x86/include/asm/msr-index.h | 12 ++++++++++++ 1 file changed, 12 insertions(+) diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h index fa11fb1..eb83ff1 100644 --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -39,6 +39,13 @@ /* Intel MSRs. Some also available on other CPUs */ +#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */ +#define SPEC_CTRL_IBRS (1 << 0) /* Indirect Branch Restricted Speculation */ +#define SPEC_CTRL_STIBP (1 << 1) /* Single Thread Indirect Branch Predictors */ + +#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */ +#define PRED_CMD_IBPB (1 << 0) /* Indirect Branch Prediction Barrier */ + #define MSR_PPIN_CTL 0x0000004e #define MSR_PPIN 0x0000004f @@ -57,6 +64,11 @@ #define SNB_C3_AUTO_UNDEMOTE (1UL << 28) #define MSR_MTRRcap 0x000000fe + +#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a +#define ARCH_CAP_RDCL_NO (1 << 0) /* Not susceptible to Meltdown */ +#define ARCH_CAP_IBRS_ALL (1 << 1) /* Enhanced IBRS support */ + #define MSR_IA32_BBL_CR_CTL 0x00000119 #define MSR_IA32_BBL_CR_CTL3 0x0000011e -- 2.7.4