Received: by 10.223.176.5 with SMTP id f5csp3416566wra; Mon, 29 Jan 2018 12:52:35 -0800 (PST) X-Google-Smtp-Source: AH8x224Z23RWc3s0sGbASl6TghlPv47wcX8rzRSr52JbEC6hT9QguLi4d3DPVc1rC1PpyYEFNcft X-Received: by 10.98.213.130 with SMTP id d124mr28018777pfg.112.1517259155839; Mon, 29 Jan 2018 12:52:35 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1517259155; cv=none; d=google.com; s=arc-20160816; b=N47QbKIGPeidBalc7fSq9KcJPdSa55Avx5L2XvXJ55aEpXIMqMrEmIEWo52M4tOXZn COluwFXO86eTSRRCp1AfBSm5a5DWt4m332+6zaNxtV/sol0qvH4cEeCjw2tL13cPUu3i tj/doEZNPS+gwSUzKH3QJTuAXT12UM/kyT5OLs5lkJg3kP3I2lxof7qir43ue+Ibj4vg QA8lGbK85UDXnDPsjDP3xVC3jTmrKE2FOPruIc8Rq/uqt/27NVyYaVFnd3E/D2aiBB3Y uSZi8hYjz4u8jFWobvLb7gVbnRmzABlJMfmy8nwtCu4OQiIwGsDMm52wVPdXi/29m3oF Vfew== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=gIv+MXmCUCM20aVxRaYq1Q/mjN9M9PWZRv8PPlLs8EE=; b=u8otu71lj4XUn0zwXJ65XoA66FP0BtQCezEvXvm+pe1SOgCaTppFpLjxQg0S4OCTXh 4uOAR4xWjASSpE+54x6JBGM9/RiorFwLBuYECX6oqC/wf5bg9IUqkXCq/HJPgFjA80zq eO2n/DdL2pj5DikC/4m33DES8CTiyzWO6MzhbGQ1bTV8MiAIoaRdjwyYZ84+VbfqbBuI hp+VzO4S/NgJcV3gVzkEtXdPYuebzMDIsGuWar0HRXIIr8Q1BoTcWa9WUMglbUxKs7vp MHGixaAMybwIR+7yXJ5mi4aURUOMTPbfy0KKr7+rFrePahSQWTMmhrqom2+3sfQ3+S5X nCfw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h11si7889920pgp.297.2018.01.29.12.52.21; Mon, 29 Jan 2018 12:52:35 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753508AbeA2UKh (ORCPT + 99 others); Mon, 29 Jan 2018 15:10:37 -0500 Received: from mail.linuxfoundation.org ([140.211.169.12]:57430 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753493AbeA2UKd (ORCPT ); Mon, 29 Jan 2018 15:10:33 -0500 Received: from localhost (LFbn-1-12258-90.w90-92.abo.wanadoo.fr [90.92.71.90]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 550C42EB6; Mon, 29 Jan 2018 12:59:37 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Jia Zhang , Borislav Petkov , Thomas Gleixner , Tony Luck Subject: [PATCH 3.18 40/52] x86/microcode/intel: Extend BDW late-loading further with LLC size check Date: Mon, 29 Jan 2018 13:56:58 +0100 Message-Id: <20180129123629.940407070@linuxfoundation.org> X-Mailer: git-send-email 2.16.1 In-Reply-To: <20180129123628.168904217@linuxfoundation.org> References: <20180129123628.168904217@linuxfoundation.org> User-Agent: quilt/0.65 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 3.18-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jia Zhang commit 7e702d17ed138cf4ae7c00e8c00681ed464587c7 upstream. Commit b94b73733171 ("x86/microcode/intel: Extend BDW late-loading with a revision check") reduced the impact of erratum BDF90 for Broadwell model 79. The impact can be reduced further by checking the size of the last level cache portion per core. Tony: "The erratum says the problem only occurs on the large-cache SKUs. So we only need to avoid the update if we are on a big cache SKU that is also running old microcode." For more details, see erratum BDF90 in document #334165 (Intel Xeon Processor E7-8800/4800 v4 Product Family Specification Update) from September 2017. Fixes: b94b73733171 ("x86/microcode/intel: Extend BDW late-loading with a revision check") Signed-off-by: Jia Zhang Signed-off-by: Borislav Petkov Signed-off-by: Thomas Gleixner Acked-by: Tony Luck Link: https://lkml.kernel.org/r/1516321542-31161-1-git-send-email-zhang.jia@linux.alibaba.com Signed-off-by: Greg Kroah-Hartman --- arch/x86/kernel/cpu/microcode/intel.c | 20 ++++++++++++++++++-- 1 file changed, 18 insertions(+), 2 deletions(-) --- a/arch/x86/kernel/cpu/microcode/intel.c +++ b/arch/x86/kernel/cpu/microcode/intel.c @@ -87,6 +87,9 @@ MODULE_DESCRIPTION("Microcode Update Dri MODULE_AUTHOR("Tigran Aivazian "); MODULE_LICENSE("GPL"); +/* last level cache size per core */ +static int llc_size_per_core; + static int collect_cpu_info(int cpu_num, struct cpu_signature *csig) { struct cpuinfo_x86 *c = &cpu_data(cpu_num); @@ -273,12 +276,14 @@ static bool is_blacklisted(unsigned int /* * Late loading on model 79 with microcode revision less than 0x0b000021 - * may result in a system hang. This behavior is documented in item - * BDF90, #334165 (Intel Xeon Processor E7-8800/4800 v4 Product Family). + * and LLC size per core bigger than 2.5MB may result in a system hang. + * This behavior is documented in item BDF90, #334165 (Intel Xeon + * Processor E7-8800/4800 v4 Product Family). */ if (c->x86 == 6 && c->x86_model == 79 && c->x86_mask == 0x01 && + llc_size_per_core > 2621440 && c->microcode < 0x0b000021) { pr_err_once("Erratum BDF90: late loading with revision < 0x0b000021 (0x%x) disabled.\n", c->microcode); pr_err_once("Please consider either early loading through initrd/built-in or a potential BIOS update.\n"); @@ -345,6 +350,15 @@ static struct microcode_ops microcode_in .microcode_fini_cpu = microcode_fini_cpu, }; +static int __init calc_llc_size_per_core(struct cpuinfo_x86 *c) +{ + u64 llc_size = c->x86_cache_size * 1024; + + do_div(llc_size, c->x86_max_cores); + + return (int)llc_size; +} + struct microcode_ops * __init init_intel_microcode(void) { struct cpuinfo_x86 *c = &cpu_data(0); @@ -355,6 +369,8 @@ struct microcode_ops * __init init_intel return NULL; } + llc_size_per_core = calc_llc_size_per_core(c); + return µcode_intel_ops; }