Received: by 10.223.176.5 with SMTP id f5csp386823wra; Tue, 30 Jan 2018 13:10:08 -0800 (PST) X-Google-Smtp-Source: AH8x227Tk3kc+dLQqXPLVCl2dBsQU+ohGMx3XDvtwmaVUVt25NhvEnpkX/zSg2yoMuBMpQDko1Rm X-Received: by 2002:a17:902:7e43:: with SMTP id a3-v6mr10647109pln.138.1517346608188; Tue, 30 Jan 2018 13:10:08 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1517346608; cv=none; d=google.com; s=arc-20160816; b=mq3oDONnAbh/5AWvv4ge0Zdj9I/mH4UaBYn9U+uhJCDLOfFb8RsG5q1tceSogaxQkB WGcRCk/l63ws3Dq8jU3yynRvZg4X8WZG9tQxxsKtlOgnxF+JoTz8JuafHbhCg5FApJXM macxVydwGkyXAfJNKJ6IKfwCMSenCRLNiJesor0ok5cqBuDp5rR1YL59viVXNpHQOpzC C8wcNBdCQDITjJeVTXsBCSm+x36DdftH8Y+cj74XiJKJv91QhT8vmBgD12mGXK3Ce8wP 71UTtLfglBBbBRUQn7psJX/C+Fg5X4FMbxQXZPTO+cpiXJstF0pf9xug6ar3JqkP0O4b pcVQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-transfert-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=GGSLcqIWwwAqCNXel09rykVkbgJfKzhtrglLHEVI0jc=; b=KUYtVSF5IGFqiA06ppFHf6f5FMYoWUwK3OJYMSV1Xxpw8hOlV1HBYTlSusLj0m7jUI WvQa51dUnJBJzKneK+BE6dO0UBFx3pNA12qwoZRpGXkAPVKFKrmK+8A+LrOm1Z7jN8I3 b3pisPNpVyq6ITK7cPJChwUbpy5MP1QSVmp3gr0ctNkF8i/HuMGhUeEve8/GwE4hlLj+ xHa8dthhrfMPr6x8GWRxu8YVplw+cHIpA7+lnASmjVPXPyAnRK2Ohsd1NbP/Eoo9Xn/M F+jaqek8PX4zyhY0pMijwPLr82pnYO8+ZFpy4JaW6HkT0gn6obRczCI+2oPIbWzzzAoW /ZBQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s14-v6si12352244plp.604.2018.01.30.13.09.53; Tue, 30 Jan 2018 13:10:08 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752934AbeA3U37 (ORCPT + 99 others); Tue, 30 Jan 2018 15:29:59 -0500 Received: from bhuna.collabora.co.uk ([46.235.227.227]:56482 "EHLO bhuna.collabora.co.uk" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752741AbeA3U3z (ORCPT ); Tue, 30 Jan 2018 15:29:55 -0500 Received: from localhost.localdomain (unknown [IPv6:2a01:e35:8a7e:4790:1865:5d14:35de:d167]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: tescande) by bhuna.collabora.co.uk (Postfix) with ESMTPSA id 302412741F0; Tue, 30 Jan 2018 20:29:54 +0000 (GMT) From: Thierry Escande To: Archit Taneja , Inki Dae , Thierry Reding , Sandy Huang , Sean Paul , David Airlie , Tomasz Figa , Enric Balletbo i Serra Cc: Haixia Shi , =?UTF-8?q?=C3=98rjan=20Eide?= , Zain Wang , Yakir Yang , Lin Huang , Douglas Anderson , Mark Yao , linux-kernel@vger.kernel.org, linux-rockchip@lists.infradead.org, dri-devel@lists.freedesktop.org Subject: [PATCH v3 32/43] drm/bridge: analogix_dp: Properly disable aux chan retries on rockchip Date: Tue, 30 Jan 2018 21:29:02 +0100 Message-Id: <20180130202913.28724-33-thierry.escande@collabora.com> X-Mailer: git-send-email 2.14.1 In-Reply-To: <20180130202913.28724-1-thierry.escande@collabora.com> References: <20180130202913.28724-1-thierry.escande@collabora.com> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Type: text/plain; charset = "utf-8" Content-Transfert-Encoding: 8bit Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Douglas Anderson The comments in analogix_dp_init_aux() claim that we're disabling aux channel retries, but then right below it for Rockchip it sets them to 3. If we actually need 3 retries for Rockchip then we could adjust the comment, but it seems more likely that we want the same retry behavior across all platforms. Cc: Stéphane Marchesin Cc: 征增 王 Signed-off-by: Douglas Anderson Signed-off-by: Sean Paul Signed-off-by: Thierry Escande --- drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c | 15 ++++++++------- 1 file changed, 8 insertions(+), 7 deletions(-) diff --git a/drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c b/drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c index 58e8a28e99aa..a5f2763d72e4 100644 --- a/drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c +++ b/drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c @@ -481,15 +481,16 @@ void analogix_dp_init_aux(struct analogix_dp_device *dp) analogix_dp_reset_aux(dp); - /* Disable AUX transaction H/W retry */ + /* AUX_BIT_PERIOD_EXPECTED_DELAY doesn't apply to Rockchip IP */ if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) - reg = AUX_BIT_PERIOD_EXPECTED_DELAY(0) | - AUX_HW_RETRY_COUNT_SEL(3) | - AUX_HW_RETRY_INTERVAL_600_MICROSECONDS; + reg = 0; else - reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | - AUX_HW_RETRY_COUNT_SEL(0) | - AUX_HW_RETRY_INTERVAL_600_MICROSECONDS; + reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3); + + /* Disable AUX transaction H/W retry */ + reg |= AUX_HW_RETRY_COUNT_SEL(0) | + AUX_HW_RETRY_INTERVAL_600_MICROSECONDS; + writel(reg, dp->reg_base + ANALOGIX_DP_AUX_HW_RETRY_CTL); /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */ -- 2.14.1