Received: by 10.223.176.5 with SMTP id f5csp1218491wra; Wed, 31 Jan 2018 03:09:22 -0800 (PST) X-Google-Smtp-Source: AH8x226xg2t0sob+6C+cvu4eT4NelnYfZSTjMHbKWDe7QyUCt6y3ZGY6XIcIq7HZlF+4VjojbXmi X-Received: by 2002:a17:902:5305:: with SMTP id b5-v6mr14448255pli.61.1517396962259; Wed, 31 Jan 2018 03:09:22 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1517396962; cv=none; d=google.com; s=arc-20160816; b=vrkGWswIU4CPNtzS3T1yYS53elHbtyBL+leKnkC6OqKZmkkAJ+1JP01bjrScUevRtf xTXKXlfi7JmTJJJlq6VSnjULERUJWkEGKGqLFfeq7tY2yuWAU/w6RiFPfqnCBvTypzGl mMKY61cNKWqwhsOz9e0/IzzMZJiWWXM0D2B+WO6wUKsga0Jj4maEFn77CP94Fk3COa5Q 02qrU0ziK/GVV1DfFTRVO95psZV70awGk4asUG8bqKQ1Dua7YuV+IR0n9zWWIrqEtP36 ufU1vbDTmLkvQ6AfFzLbayIG2aGHjI5RPzw+oyWoQpDJufhfOBlBWAUu6ngr8yjjrHci 5SWg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=capRsfctlP3g0qZB3YgE+U23i7RIYTDrfZxjSRHMJvM=; b=D92GpexqIqTiGstCCS7Gy/pQmAGYkS0FFX+JTTFxHAIz3RkIXHdIJoqTWEjUgfMVaP deWMfXa8XeSG7nkAnfxl89bPnwiNTIPIFY8MNUpz/r1C2mD77Vp6U2uSmlv0E9hPWClH KnNEzHIQ8hCi/T+537MP3jTqYq5nbRmLx1cxx2VLWr8CEk3ei0OL7KzLQD5vLX2Rmr0N oAOyObx0oalKrPrpnVQl0pT8nBTt635PGfYkmBHdSPly+a4m4kgh+Y62VsICwoGdhjTX l7VYbaoNIc7jFtMaBBimcKFXN9N2q4rxJhg0My7h2hIPZgpwgCBM32XyE9xQgC6euR4v vAeA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Nlapy3WF; dkim=pass header.i=@codeaurora.org header.s=default header.b=bGwGUZx9; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m37-v6si4289261plg.37.2018.01.31.03.09.07; Wed, 31 Jan 2018 03:09:22 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Nlapy3WF; dkim=pass header.i=@codeaurora.org header.s=default header.b=bGwGUZx9; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753318AbeAaKzy (ORCPT + 99 others); Wed, 31 Jan 2018 05:55:54 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:40702 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752382AbeAaKzv (ORCPT ); Wed, 31 Jan 2018 05:55:51 -0500 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 764C36085F; Wed, 31 Jan 2018 10:55:50 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1517396150; bh=kbMP3pbR1lj0XRswjO812wdrfabQbsTxFT2WxivzBOA=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Nlapy3WFAK9bGOREr1EBMmnPGGV5ykK5huthpeWixb8yg796M/LSS4f3bQ4gVMDXM JuCKh1v/EaP6zi93gDdyOErj/K6jAo2x8coOd95C0qpRb2MC5cfLdFIHiCBwPWZ4PB hBX5yK5L3vPMR++jbcMEB/3A9CKCOWiIbB+VHZSI= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from anischal-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: anischal@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id B4F026050D; Wed, 31 Jan 2018 10:55:46 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1517396149; bh=kbMP3pbR1lj0XRswjO812wdrfabQbsTxFT2WxivzBOA=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=bGwGUZx9LrzGL9vdMtXVrjbR5ItIojOEi3aoh6cN5l+DkM5Nsq9DUrWG1gF/m0IoU nWq0EenhQB9B5cu889qw55NPCfRk9c4CWFBkRTR52/cw8QXUn7zk3rc9QbI+4lL8dW cU2xa5K1LbcJPIW+JcxtvrGe2QnO1e1ZkNqX5Fas= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org B4F026050D Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=anischal@codeaurora.org From: Amit Nischal To: Stephen Boyd , Michael Turquette Cc: Andy Gross , David Brown , Rajendra Nayak , Odelu Kukatla , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Amit Nischal Subject: [PATCH 1/4] clk: qcom: Clear hardware clock control bit of RCG Date: Wed, 31 Jan 2018 16:24:32 +0530 Message-Id: <1517396075-29297-2-git-send-email-anischal@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1517396075-29297-1-git-send-email-anischal@codeaurora.org> References: <1517396075-29297-1-git-send-email-anischal@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org For upcoming targets like sdm845, POR value of the hardware clock control bit is set for most of root clocks which needs to be cleared for software to be able to control. For older targets like MSM8996, this bit is reserved bit and having POR value as 0 so this patch will work for the older targets too. So update the configuration mask to take care of the same to clear hardware clock control bit. Signed-off-by: Amit Nischal --- drivers/clk/qcom/clk-rcg2.c | 5 +++-- 1 file changed, 3 insertions(+), 2 deletions(-) diff --git a/drivers/clk/qcom/clk-rcg2.c b/drivers/clk/qcom/clk-rcg2.c index bbeaf9c..ef8b14a 100644 --- a/drivers/clk/qcom/clk-rcg2.c +++ b/drivers/clk/qcom/clk-rcg2.c @@ -1,5 +1,5 @@ /* - * Copyright (c) 2013, The Linux Foundation. All rights reserved. + * Copyright (c) 2013, 2017, The Linux Foundation. All rights reserved. * * This software is licensed under the terms of the GNU General Public * License version 2, as published by the Free Software Foundation, and @@ -42,6 +42,7 @@ #define CFG_MODE_SHIFT 12 #define CFG_MODE_MASK (0x3 << CFG_MODE_SHIFT) #define CFG_MODE_DUAL_EDGE (0x2 << CFG_MODE_SHIFT) +#define CFG_HW_CLK_CTRL_MASK BIT(20) #define M_REG 0x8 #define N_REG 0xc @@ -276,7 +277,7 @@ static int clk_rcg2_configure(struct clk_rcg2 *rcg, const struct freq_tbl *f) } mask = BIT(rcg->hid_width) - 1; - mask |= CFG_SRC_SEL_MASK | CFG_MODE_MASK; + mask |= CFG_SRC_SEL_MASK | CFG_MODE_MASK | CFG_HW_CLK_CTRL_MASK; cfg = f->pre_div << CFG_SRC_DIV_SHIFT; cfg |= rcg->parent_map[index].cfg << CFG_SRC_SEL_SHIFT; if (rcg->mnd_width && f->n && (f->m != f->n)) -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation