Received: by 10.223.176.5 with SMTP id f5csp467488wra; Tue, 6 Feb 2018 01:59:35 -0800 (PST) X-Google-Smtp-Source: AH8x2264QzgOBYx90d6NFP+wWJ13Xv4FCjaTfSgI/5EBhHgMeV05Z0NOvxjeXfTfpmttIJkjcYoK X-Received: by 10.99.115.67 with SMTP id d3mr1548579pgn.223.1517911175031; Tue, 06 Feb 2018 01:59:35 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1517911174; cv=none; d=google.com; s=arc-20160816; b=s7Mvr+pfuYaIQ/1i9JF7Ivo0HERblRQ0H98EEMyl0isPKuOBYhBmfrRxTtNRaQDJPE kRytvmncmAkE0sQBXaxOsKGz4Io3tZ0/Ykf71iCnwjX9Tck7KRgZIygpYISpN7Q3lQlx G51nEM3j7icda8u4HR2O+eFirIGigcU1eb4ooHoT603nu3oIbDvz3kkMMWsQDpeiyyDa rg7O2TpSwnWrqZu4fXSzfMNOVk9BLD6s4GDSy8zU4uKxDNPp9CUzLx+/ROXm5m/tANBK 089V0QX2n2MqbwK1E+5xNqOS2XgovNAMQd6TY2QUabobzRgSAuyjx4J/0KPmNSBufr9D Z3Nw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=RXUcqWZECMj8RYEj1uwUwL4hg9OFrVYKAiF+zXQLLXs=; b=otZ2LTmt8g89V0rKiQQUmhYeCItlqfxqAJ/VCQbpaxk7HssyDWORa/Bas3rUdVe4Ms ppB4AhtnkXtdykK3+hfnNrUBziKpCMYTgz/apW0OFBTvB1rDMGwn5elb/AcuyUNlHq89 0eEYtuoH5odtdKm1gclUgBfXp6ZplEGq2dP6R4Qn2kS36hgNhjBGuTOs9KJtVVHhtjvB bDv8LfgAoQi58Ypc72/z8iZ09kZQv9X3bGE1bM+VQCgweQu+uOJW4Tv0q3+7QoizH4Hr 8Bm5x1TxtJyEjIjSfGymhQdG4aRK3eQmKv8k0/xoBk625+yF7DUf+0Sf7al5sMp8ifq7 tTfw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o125si6662261pga.697.2018.02.06.01.59.20; Tue, 06 Feb 2018 01:59:34 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752853AbeBFJ5R (ORCPT + 99 others); Tue, 6 Feb 2018 04:57:17 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:46245 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1752256AbeBFJxQ (ORCPT ); Tue, 6 Feb 2018 04:53:16 -0500 X-UUID: 180fc33fa4674957bd72876a89e93b74-20180206 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1708300421; Tue, 06 Feb 2018 17:53:13 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs08n2.mediatek.inc (172.21.101.56) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Tue, 6 Feb 2018 17:53:11 +0800 Received: from mtkswgap22.mediatek.inc (172.21.77.33) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Tue, 6 Feb 2018 17:53:11 +0800 From: To: , , , , CC: , , Sean Wang , Rob Herring , Stephen Boyd Subject: [PATCH v2 01/16] dt-bindings: clock: mediatek: add missing required #reset-cells Date: Tue, 6 Feb 2018 17:52:50 +0800 Message-ID: X-Mailer: git-send-email 1.7.9.5 In-Reply-To: References: MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sean Wang All ethsys, pciesys and ssusbsys internally include reset controller, so explicitly add back these missing cell definitions to related bindings and examples. Signed-off-by: Sean Wang Cc: Rob Herring Cc: Stephen Boyd Reviewed-by: Rob Herring --- Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt | 2 ++ Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt | 2 ++ Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt | 2 ++ 3 files changed, 6 insertions(+) diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt b/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt index 7aa3fa1..8f5335b 100644 --- a/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt +++ b/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt @@ -9,6 +9,7 @@ Required Properties: - "mediatek,mt2701-ethsys", "syscon" - "mediatek,mt7622-ethsys", "syscon" - #clock-cells: Must be 1 +- #reset-cells: Must be 1 The ethsys controller uses the common clk binding from Documentation/devicetree/bindings/clock/clock-bindings.txt @@ -20,4 +21,5 @@ ethsys: clock-controller@1b000000 { compatible = "mediatek,mt2701-ethsys", "syscon"; reg = <0 0x1b000000 0 0x1000>; #clock-cells = <1>; + #reset-cells = <1>; }; diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt b/Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt index d5d5f12..7fe5dc6 100644 --- a/Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt +++ b/Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt @@ -8,6 +8,7 @@ Required Properties: - compatible: Should be: - "mediatek,mt7622-pciesys", "syscon" - #clock-cells: Must be 1 +- #reset-cells: Must be 1 The PCIESYS controller uses the common clk binding from Documentation/devicetree/bindings/clock/clock-bindings.txt @@ -19,4 +20,5 @@ pciesys: pciesys@1a100800 { compatible = "mediatek,mt7622-pciesys", "syscon"; reg = <0 0x1a100800 0 0x1000>; #clock-cells = <1>; + #reset-cells = <1>; }; diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt b/Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt index 00760019..b8184da 100644 --- a/Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt +++ b/Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt @@ -8,6 +8,7 @@ Required Properties: - compatible: Should be: - "mediatek,mt7622-ssusbsys", "syscon" - #clock-cells: Must be 1 +- #reset-cells: Must be 1 The SSUSBSYS controller uses the common clk binding from Documentation/devicetree/bindings/clock/clock-bindings.txt @@ -19,4 +20,5 @@ ssusbsys: ssusbsys@1a000000 { compatible = "mediatek,mt7622-ssusbsys", "syscon"; reg = <0 0x1a000000 0 0x1000>; #clock-cells = <1>; + #reset-cells = <1>; }; -- 2.7.4