Received: by 10.223.176.5 with SMTP id f5csp965319wra; Tue, 6 Feb 2018 10:12:06 -0800 (PST) X-Google-Smtp-Source: AH8x227Hfq0cL9k2qOED8GdpeAqevjNlcg20bye1GMXNWbmG4iXNOatxcos+9mmvWjIaCHynx+x5 X-Received: by 10.99.140.72 with SMTP id q8mr2567587pgn.51.1517940726238; Tue, 06 Feb 2018 10:12:06 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1517940726; cv=none; d=google.com; s=arc-20160816; b=RdPCne842DjivJ225vEF/SIwvcZnaZZ4zbrCoTwDnGstCb2LkZTA9eK7gB23cnniZN T4FROx94erlAuVf7p7Qj8MB8EhadSC+6uUstrxBbuqlYUXDJK1kxOc6Zzmn0S3Z/QZpy oec1s20e+Na0MxuYwy1vb6gMHWEfXYdYJlMo+Vv/inqqfT4aWKYtsSg/WAYml8LEhh5S b0FnLQJOJpKh/OnJIQ4IPy5OjIRQvJaseJmiQgQiX6j+eUsMG0Ms2dj2KGy4TlloaVH8 Fa+kIsBci0EQ9eGWDAT08nLEhbL3pjGboTZ8dFQRNQAROGVeGWtKnmEvLYPjizAz7BmS dPlA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=WnNA1H2HrxQeoGwPGUZ5Z9LytWHL/qaI+XJ8NE/g1d8=; b=dmuTab5FSmRTwEJ6BJ19VMnN+azNt8wM14Mvb0vBhbwkn1zHotbHIAD6vUoog7N/Vg eIeOGKW/TnK/tuwdhbz1Gk1nd9AuUp6k3D3JkY4tsCdms3hA5LSkIHd27Q5eLbMh+XRp Wi/qOSk68IxVbWnnbqP2U/338JBe85D0wv88nnlvYABU88Gt8Zv8XNdp1lN7voHA0IIi yWTvtow6hLYhj+7oR4Bg28OwHROUD4CNlI9cSmNkJuabGWOXocr/tjKDOtvOSqo4fW4F yMKxAAvRiZ4/eq78KKlSs7VNdlqyjLDlSVOZwhfKCEs5JqKexQ/rdqcQvVtyB2BOJlU2 NCkA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=oSiOL2CL; dkim=pass header.i=@codeaurora.org header.s=default header.b=oSiOL2CL; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k15-v6si1663423pli.585.2018.02.06.10.11.52; Tue, 06 Feb 2018 10:12:06 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=oSiOL2CL; dkim=pass header.i=@codeaurora.org header.s=default header.b=oSiOL2CL; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752852AbeBFSJq (ORCPT + 99 others); Tue, 6 Feb 2018 13:09:46 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:39736 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752781AbeBFSJd (ORCPT ); Tue, 6 Feb 2018 13:09:33 -0500 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id B9CC860767; Tue, 6 Feb 2018 18:09:32 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1517940572; bh=H8kEZRoIP+oQUyWHd56gUwID5CBIEwmTT59EFGJeEao=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=oSiOL2CLUa0zwO/EHSr8kiXwdgBMcrKnqg8HEXWU9ktllBd79+8Q+S3Qv6Gsqkskm QUI06H5XYzufrtB/pNHawtxhF5+x8KXGGcWjQ+fXNo76Trj2Ws83yiIL2DwjSqj55l 8h60me3USLqyL9Kj5QWZPvlaetFcxr0VZakoTfJY= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from codeaurora.org (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: ilina@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 31F9060A00; Tue, 6 Feb 2018 18:09:31 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1517940572; bh=H8kEZRoIP+oQUyWHd56gUwID5CBIEwmTT59EFGJeEao=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=oSiOL2CLUa0zwO/EHSr8kiXwdgBMcrKnqg8HEXWU9ktllBd79+8Q+S3Qv6Gsqkskm QUI06H5XYzufrtB/pNHawtxhF5+x8KXGGcWjQ+fXNo76Trj2Ws83yiIL2DwjSqj55l 8h60me3USLqyL9Kj5QWZPvlaetFcxr0VZakoTfJY= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 31F9060A00 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=ilina@codeaurora.org From: Lina Iyer To: tglx@linutronix.de, jason@lakedaemon.net, marc.zyngier@arm.com Cc: linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, rnayak@codeaurora.org, asathyak@codeaurora.org, Lina Iyer , devicetree@vger.kernel.org Subject: [PATCH v3 2/2] dt-bindings/interrupt-controller: pdc: descibe PDC device binding Date: Tue, 6 Feb 2018 11:09:05 -0700 Message-Id: <20180206180905.29047-3-ilina@codeaurora.org> X-Mailer: git-send-email 2.15.1 In-Reply-To: <20180206180905.29047-1-ilina@codeaurora.org> References: <20180206180905.29047-1-ilina@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Archana Sathyakumar Add device binding documentation for the PDC Interrupt controller on QCOM SoC's like the SDM845. The interrupt-controller can be used to sense edge low interrupts and wakeup interrupts when the GIC is non-operational. Cc: devicetree@vger.kernel.org Signed-off-by: Archana Sathyakumar Signed-off-by: Lina Iyer --- .../bindings/interrupt-controller/qcom,pdc.txt | 80 ++++++++++++++++++++++ 1 file changed, 80 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/qcom,pdc.txt diff --git a/Documentation/devicetree/bindings/interrupt-controller/qcom,pdc.txt b/Documentation/devicetree/bindings/interrupt-controller/qcom,pdc.txt new file mode 100644 index 000000000000..1f26e4853e7f --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/qcom,pdc.txt @@ -0,0 +1,80 @@ +PDC interrupt controller + +Qualcomm Technologies Inc. SoCs based on the RPM Hardened architecture have a +Power Domain Controller (PDC) that is on always-on domain. In addition to +providing power control for the power domains, the hardware also has an +interrupt controller that can be used to help detect edge low interrupts as +well detect interrupts when the GIC is non-operational. + +GIC is parent interrupt controller at the highest level. Platform interrupt +controller PDC is next in hierarchy, followed by others. Drivers requiring +wakeup capabilities of their device interrupts routed through the PDC, must +specify PDC as their interrupt controller and request the PDC port associated +with the GIC interrupt. See example below. + +Properties: + +- compatible: + Usage: required + Value type: + Definition: Should contain "qcom,-pdc" + - "qcom,sdm845-pdc": For SDM845 + +- reg: + Usage: required + Value type: + Definition: Specifies the base physical address for PDC hardware. + +- interrupt-cells: + Usage: required + Value type: + Definition: Specifies the number of cells needed to encode an interrupt + source. + Must be 2. + The first element of the tuple is the PDC pin for the + interrupt. + The second element is the trigger type. + +- interrupt-parent: + Usage: required + Value type: + Definition: Specifies the interrupt parent necessary for hierarchical + domain to operate. + +- interrupt-controller: + Usage: required + Value type: + Definition: Identifies the node as an interrupt controller. + +- qcom,pdc-ranges: + Usage: required + Value type: + Definition: Specifies the PDC pin offset and the number of PDC ports. + The tuples indicates the valid mapping of valid PDC ports + and their hwirq mapping. + The first element of the tuple is the staring PDC port num. + The second element is the hwirq number for the PDC port. + The third element is the number of interrupts in sequence. + +Example: + + pdc: interrupt-controller@b220000 { + compatible = "qcom,sdm845-pdc"; + reg = <0xb220000 0x30000>; + qcom,pdc-ranges = <0 512 94>, <94 641 15>, <115 662 7>; + #interrupt-cells = <2>; + interrupt-parent = <&intc>; + interrupt-controller; + }; + +DT binding of a device that wants to use the GIC SPI 514 as a wakeup +interrupt, must do - + + wake-device { + [...] + interrupt-controller = <&pdc>; + interrupt = <2 IRQ_TYPE_LEVEL_HIGH>; + }; + +In this case interrupt 514 would be mapped to port 2 on the PDC as defined by +the qcom,pdc-ranges property. -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project