Received: by 10.223.176.5 with SMTP id f5csp1205055wra; Wed, 7 Feb 2018 14:45:39 -0800 (PST) X-Google-Smtp-Source: AH8x225zr4iHnqSYgLz4uJhUiqYzqHDIb7eISYhxQ3jC4LZ2Hip78VO4uI8ayFegpia7OaIfue/w X-Received: by 2002:a17:902:9895:: with SMTP id s21-v6mr7413998plp.297.1518043539642; Wed, 07 Feb 2018 14:45:39 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1518043539; cv=none; d=google.com; s=arc-20160816; b=UerYDWRJa2gJtuSXP6cuZ3hwvvVwb/1N0Z4UXNL88lIsMrsqIArXkjNX911jkjUIqM zsxx/3WtlSCN7bFQHpXy196Tb9pb7pXh3+N9Bls03hWheinaDmVbnlvhYjfMltBKj76n q2QiVaKkA7Vctcg35w40kTgRpkLwFNRfeCRX+sTGm+XU12XNvqPnlhcb69tcWMucygQl 8v29/Gt8sC/RWwZPyjEuaH2ptViDNkZ9/uGERvEHZx70DNa7xbXOlrQXs7HtISgZ0mHo nbL6P2wIxpsT87Geyn8QoFoXwNZiWypIf2NF8bygJ5JghMxYMg1PHw673L7sw5i1bi0i S72A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=eVvWyqkh8NHyzhkyj/h8zP27fEhT5T5yVqGz1o5TqcQ=; b=MpNpTTVG52piZr8M9FBP7ObsYS8g4ENLRdu0gW6igZfX/PAQ+TJ8dfHBWKDiWtBWsj s+lfNQVBV2j4rk/IMtmvGgQJFpY6PWrJLvcszArX2dA8iwq3+Ek4mugOwypAYBZpy5NJ O/4xAnBqbvKVqkxOefUcPh7u43lsG5OHwRCjzOscpPXZNfbDKKjavdNzS+SXNxdGbigh tHv9qzYoBff0yoULYjkXuh/NQTwUL1L35ESDUSDV4dTnRgzEB+odq6+5nn1ZHEjUelG/ MQRAEspIohCBIkEnYtosWPXvizKktMcEBUHogbnNC0M/RLGmuFWtaaKWfFzSbO3z1zSS k/PA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gateworks-com.20150623.gappssmtp.com header.s=20150623 header.b=ajatpAXp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m4si41830pgq.87.2018.02.07.14.45.26; Wed, 07 Feb 2018 14:45:39 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gateworks-com.20150623.gappssmtp.com header.s=20150623 header.b=ajatpAXp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752278AbeBGWnq (ORCPT + 99 others); Wed, 7 Feb 2018 17:43:46 -0500 Received: from mail-pg0-f68.google.com ([74.125.83.68]:40441 "EHLO mail-pg0-f68.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751075AbeBGWnn (ORCPT ); Wed, 7 Feb 2018 17:43:43 -0500 Received: by mail-pg0-f68.google.com with SMTP id g2so884967pgn.7 for ; Wed, 07 Feb 2018 14:43:43 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gateworks-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=eVvWyqkh8NHyzhkyj/h8zP27fEhT5T5yVqGz1o5TqcQ=; b=ajatpAXppO5jJ1FtgPNkxQlWBcAUNOl1fpxxP6bvRlyJ4mpP4I+2s00Wikd7ijqA/t tLvNfUaPcxYJT49stpwfHTLc4rlY9e3XpoJNY7JiQRWz64+VL6jlt/MimYB/Iu0po6sl krKDVmuptog5KqFmxMQ6PlQviIgbqINXDd8wngAOyMIgcYdIOC/y9Xw2vL/8QvclGmIe 6CzGq26ZDG9n8SXncyTfgjWruhVyu2I6v/utibombBy0c0SsgRsRaMAvfSNPVNrpfsCp TT+6VHizm0xnCd5ZMC2mS/0xuHCeJLufmIq73ugUSk5pK7SfCqyATo+yJoD3qHpQzmFU cIWQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=eVvWyqkh8NHyzhkyj/h8zP27fEhT5T5yVqGz1o5TqcQ=; b=mkSlRku8Wf4yksts+ais08cs0cFJE02kIdHQx+Rr2XHn2bcRg7/5DXKxck/Srz2lpV 6ezHGTZe+SeN24u1ghI/jHcWeB7EckzjUzAPNygvW5biwekRUY3V/YL4YZBtZiZYiTgU KytOK5sariCeWQfleabT9sQnayjcz2Ei4/aoT75WfU30YphttNzoxqEVnnBMJ7qnVlcj 3SwCIDqDNvgfiUimdPzOIN/KUB1E2qWL1sP5iwhEJsBijN/z0gR0lczWKBCqLSixh13g PWWxn+rmx7NI25GZ7L2rUnn+yU9GZQbecPub7vd+Gdj4WeJzZ/s1pMgick2ElSputAQX AhuA== X-Gm-Message-State: APf1xPAXfC2THvItdLi5Rsqrkq3yR/yG11NXF/Kls+e0qr7VFzQj22qy JqnY+aOm9WmbSQvj5T9vEYkVvw== X-Received: by 10.98.33.82 with SMTP id h79mr7350051pfh.139.1518043422550; Wed, 07 Feb 2018 14:43:42 -0800 (PST) Received: from tharvey.pdc.gateworks.com (68-189-91-139.static.snlo.ca.charter.com. [68.189.91.139]) by smtp.gmail.com with ESMTPSA id d74sm7683777pfb.54.2018.02.07.14.43.40 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Wed, 07 Feb 2018 14:43:41 -0800 (PST) From: Tim Harvey To: linux-media@vger.kernel.org, alsa-devel@alsa-project.org Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, shawnguo@kernel.org, Steve Longerbeam , Philipp Zabel , Hans Verkuil , Mauro Carvalho Chehab Subject: [PATCH v9 8/8] ARM: dts: imx: Add TDA19971 HDMI Receiver to GW551x Date: Wed, 7 Feb 2018 14:42:47 -0800 Message-Id: <1518043367-11531-9-git-send-email-tharvey@gateworks.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1518043367-11531-1-git-send-email-tharvey@gateworks.com> References: <1518043367-11531-1-git-send-email-tharvey@gateworks.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Signed-off-by: Tim Harvey --- v5: - add missing audmux config arch/arm/boot/dts/imx6qdl-gw551x.dtsi | 138 ++++++++++++++++++++++++++++++++++ 1 file changed, 138 insertions(+) diff --git a/arch/arm/boot/dts/imx6qdl-gw551x.dtsi b/arch/arm/boot/dts/imx6qdl-gw551x.dtsi index 30d4662..749548a 100644 --- a/arch/arm/boot/dts/imx6qdl-gw551x.dtsi +++ b/arch/arm/boot/dts/imx6qdl-gw551x.dtsi @@ -46,6 +46,8 @@ */ #include +#include +#include / { /* these are used by bootloader for disabling nodes */ @@ -98,6 +100,50 @@ regulator-min-microvolt = <5000000>; regulator-max-microvolt = <5000000>; }; + + sound-digital { + compatible = "simple-audio-card"; + simple-audio-card,name = "tda1997x-audio"; + + simple-audio-card,dai-link@0 { + format = "i2s"; + + cpu { + sound-dai = <&ssi2>; + }; + + codec { + bitclock-master; + frame-master; + sound-dai = <&tda1997x>; + }; + }; + }; +}; + +&audmux { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_audmux>; /* AUD5<->tda1997x */ + status = "okay"; + + ssi1 { + fsl,audmux-port = <0>; + fsl,port-config = < + (IMX_AUDMUX_V2_PTCR_TFSDIR | + IMX_AUDMUX_V2_PTCR_TFSEL(4+8) | /* RXFS */ + IMX_AUDMUX_V2_PTCR_TCLKDIR | + IMX_AUDMUX_V2_PTCR_TCSEL(4+8) | /* RXC */ + IMX_AUDMUX_V2_PTCR_SYN) + IMX_AUDMUX_V2_PDCR_RXDSEL(4) + >; + }; + + aud5 { + fsl,audmux-port = <4>; + fsl,port-config = < + IMX_AUDMUX_V2_PTCR_SYN + IMX_AUDMUX_V2_PDCR_RXDSEL(0)>; + }; }; &can1 { @@ -263,6 +309,60 @@ #gpio-cells = <2>; }; + tda1997x: tda1997x@48 { + compatible = "nxp,tda19971"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_tda1997x>; + reg = <0x48>; + interrupt-parent = <&gpio1>; + interrupts = <7 IRQ_TYPE_LEVEL_LOW>; + DOVDD-supply = <®_3p3>; + AVDD-supply = <®_1p8b>; + DVDD-supply = <®_1p8a>; + #sound-dai-cells = <0>; + nxp,audout-format = "i2s"; + nxp,audout-layout = <0>; + nxp,audout-width = <16>; + nxp,audout-mclk-fs = <128>; + /* + * The 8bpp YUV422 semi-planar mode outputs CbCr[11:4] + * and Y[11:4] across 16bits in the same cycle + * which we map to VP[15:08]<->CSI_DATA[19:12] + */ + nxp,vidout-portcfg = + /*G_Y_11_8<->VP[15:12]<->CSI_DATA[19:16]*/ + < TDA1997X_VP24_V15_12 TDA1997X_G_Y_11_8 >, + /*G_Y_7_4<->VP[11:08]<->CSI_DATA[15:12]*/ + < TDA1997X_VP24_V11_08 TDA1997X_G_Y_7_4 >, + /*R_CR_CBCR_11_8<->VP[07:04]<->CSI_DATA[11:08]*/ + < TDA1997X_VP24_V07_04 TDA1997X_R_CR_CBCR_11_8 >, + /*R_CR_CBCR_7_4<->VP[03:00]<->CSI_DATA[07:04]*/ + < TDA1997X_VP24_V03_00 TDA1997X_R_CR_CBCR_7_4 >; + + port { + tda1997x_to_ipu1_csi0_mux: endpoint { + remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>; + bus-width = <16>; + hsync-active = <1>; + vsync-active = <1>; + data-active = <1>; + }; + }; + }; +}; + +&ipu1_csi0_from_ipu1_csi0_mux { + bus-width = <16>; +}; + +&ipu1_csi0_mux_from_parallel_sensor { + remote-endpoint = <&tda1997x_to_ipu1_csi0_mux>; + bus-width = <16>; +}; + +&ipu1_csi0 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_ipu1_csi0>; }; &pcie { @@ -320,6 +420,14 @@ }; &iomuxc { + pinctrl_audmux: audmuxgrp { + fsl,pins = < + MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x130b0 + MX6QDL_PAD_DISP0_DAT14__AUD5_RXC 0x130b0 + MX6QDL_PAD_DISP0_DAT13__AUD5_RXFS 0x130b0 + >; + }; + pinctrl_flexcan1: flexcan1grp { fsl,pins = < MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b1 @@ -375,6 +483,30 @@ >; }; + pinctrl_ipu1_csi0: ipu1_csi0grp { + fsl,pins = < + MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x1b0b0 + MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x1b0b0 + MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x1b0b0 + MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x1b0b0 + MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x1b0b0 + MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x1b0b0 + MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x1b0b0 + MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x1b0b0 + MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x1b0b0 + MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x1b0b0 + MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x1b0b0 + MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x1b0b0 + MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x1b0b0 + MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x1b0b0 + MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x1b0b0 + MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x1b0b0 + MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x1b0b0 + MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x1b0b0 + MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x1b0b0 + >; + }; + pinctrl_pcie: pciegrp { fsl,pins = < MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 /* PCIE RST */ @@ -399,6 +531,12 @@ >; }; + pinctrl_tda1997x: tda1997xgrp { + fsl,pins = < + MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 + >; + }; + pinctrl_uart2: uart2grp { fsl,pins = < MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 -- 2.7.4