Received: by 10.223.185.116 with SMTP id b49csp2240855wrg; Thu, 15 Feb 2018 08:36:23 -0800 (PST) X-Google-Smtp-Source: AH8x226OUhJSm0NjpRLAdcLP12USaYFY90Nkov/b6KbQygkT/seyvIjlgCe/X+LHOodluqFHbHck X-Received: by 10.101.66.129 with SMTP id j1mr2617924pgp.56.1518712583341; Thu, 15 Feb 2018 08:36:23 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1518712583; cv=none; d=google.com; s=arc-20160816; b=t+H6yAVUwRoAx+Hx5xBbHNwHrabi2gHTxhSvAfutrE4x2EZ4/7F3pRUB1KkEnAg1Od UR4PT6WUc2P7nhnjjPcYrInXX6LRpQKVlQfbwm10sk5BEzP2yVm+tPqg5pkBeIepwkAO K0qDsCyY38Ht9h+ef7Q8xC6PZH+g4wiOlmAOJoTXzGsDIZViHRyjQAWE91zd74agBxRB sbMSo8NXgF7AQ+cItofqQ4CBSKxm6j61qGXRMpUsStYclV63rJfF4jYLXMUjSkhoP3xA YzVYhBJYGx4KN8Pprs/emltN8vekXdGsq3SYHh/nTe66baUgIXZW4UCPbdbT4OPM+Jxj m4nQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=W/aWI8I1t9zUECJPHuZQUAkvF0GtJTuqGeG8LVwFv2E=; b=lkMpiHPGrF1+yryh1qkKu0idO8lvQSaHPi3xXe81khi1g9KHWG8tsx4WCfNckH2nku h6ToptWV4fQwExVM1cJyO4JuyXLr5ZtDbyyOKlHXiRbkXCoFhVceKr7SyVXrTfRpwR0V 5AMfzCrTVEm354ZXLvS8MSlSrksK9pgLtyq0EpiJmnYt+S1CM3fA3rfE1Q1l1v0nUBIg GuFckl4c3KcN3hjAE2xaQr2E4tlsWdi4I9RV4QAkd92GEjGv63mrzJ4Bq4hwNaFugFgK /LrPrtrrXHRQdI+ykPlbUdKUj4Yipmi57dqIfkdPI2GbQ5ASjuSUIy+8Iob55PwjIksS EIfw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z188si1453715pfz.46.2018.02.15.08.36.07; Thu, 15 Feb 2018 08:36:23 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1424009AbeBOPlm (ORCPT + 99 others); Thu, 15 Feb 2018 10:41:42 -0500 Received: from mail.linuxfoundation.org ([140.211.169.12]:32784 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1423986AbeBOPlj (ORCPT ); Thu, 15 Feb 2018 10:41:39 -0500 Received: from localhost (LFbn-1-12258-90.w90-92.abo.wanadoo.fr [90.92.71.90]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 94E75F04; Thu, 15 Feb 2018 15:41:38 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Will Deacon , Catalin Marinas Subject: [PATCH 4.15 068/202] [Variant 2/Spectre-v2] arm64: cputype: Add missing MIDR values for Cortex-A72 and Cortex-A75 Date: Thu, 15 Feb 2018 16:16:08 +0100 Message-Id: <20180215151717.049519091@linuxfoundation.org> X-Mailer: git-send-email 2.16.1 In-Reply-To: <20180215151712.768794354@linuxfoundation.org> References: <20180215151712.768794354@linuxfoundation.org> User-Agent: quilt/0.65 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.15-stable review patch. If anyone has any objections, please let me know. ------------------ From: Will Deacon Commit a65d219fe5dc upstream. Hook up MIDR values for the Cortex-A72 and Cortex-A75 CPUs, since they will soon need MIDR matches for hardening the branch predictor. Signed-off-by: Will Deacon Signed-off-by: Catalin Marinas Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 4 ++++ 1 file changed, 4 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -79,8 +79,10 @@ #define ARM_CPU_PART_AEM_V8 0xD0F #define ARM_CPU_PART_FOUNDATION 0xD00 #define ARM_CPU_PART_CORTEX_A57 0xD07 +#define ARM_CPU_PART_CORTEX_A72 0xD08 #define ARM_CPU_PART_CORTEX_A53 0xD03 #define ARM_CPU_PART_CORTEX_A73 0xD09 +#define ARM_CPU_PART_CORTEX_A75 0xD0A #define APM_CPU_PART_POTENZA 0x000 @@ -97,7 +99,9 @@ #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53) #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) +#define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72) #define MIDR_CORTEX_A73 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A73) +#define MIDR_CORTEX_A75 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A75) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX)