Received: by 10.223.185.116 with SMTP id b49csp2620755wrg; Thu, 15 Feb 2018 14:50:56 -0800 (PST) X-Google-Smtp-Source: AH8x225qFcH3gQ9Gce02L8/ybNR7xOIGhM7lQnqujDzI2FTRWQ6lq9kVfb2bKJalAAINrXgxkSkB X-Received: by 2002:a17:902:347:: with SMTP id 65-v6mr3928147pld.0.1518735056160; Thu, 15 Feb 2018 14:50:56 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1518735056; cv=none; d=google.com; s=arc-20160816; b=Yskse+ONA0zbXkxn7GhUMCjshs6dMJGES/CW96rNcP5gmG7iBDcNwZtxz9QSY6upFI 8zyUw47sYa0dUDsSz4HtMjYTQ7iGVenrvSRg7CNl7YRme92ZBqvPZh3bBOaFwFwKyXwL UQRoKmR9BSgpPukEwovKs3EPlkjM1MYaJrIyCq25QctGVW4Drx9jALsTnmHyZlR8SR3K 9zwuEAgPbYzZTo9qvAP0dmXiGTwnfh1JdX6FQdtruHQJavn2vPsmAi1u4F7EsTO3HT+U UVENUI6Vg8e1eUrDvZ/SbUjikH+cwysjDSPejqAGLXFCUbwlIC0I9+AvY4QkvJFnXIXa NDQA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=fUu2rpCJ5eybf6B3/3is0kSOqNZ8nMky7P6baL7Y2/Y=; b=iSVr3/wLr8IlMIBjblPrSS2CKW50/JK6dvuo8X6gU0anEvVss+dfTavSWtT276FUr9 U+85N4NLZCOf8AuoZ845lC6tYDpvHMkZWR+8ntkJWBoAMKTlnh/XN9EG4ckdD01LGGEY Dr8DhJE20nQikHb284RP+xirO3Vfp71JL7nXO9ZGiJ9Fx1cqD5Mx+Xj37HT26ZK7APiz 9vf51eQB3UAhrXua7384/s/KpBlUHir4cjDlSUkuEebob7GI/lYWqqLUhswSLs7dmXIw qBNaocZGizNG81TnVJC5n9Ud/5kb9pTtzurvQBwfmCV/KeQfGVMNVZlIuglptIMFfXen UwGw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i90-v6si2037632pli.157.2018.02.15.14.50.41; Thu, 15 Feb 2018 14:50:56 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1164732AbeBOPcy (ORCPT + 99 others); Thu, 15 Feb 2018 10:32:54 -0500 Received: from mail.linuxfoundation.org ([140.211.169.12]:56560 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1164702AbeBOPcw (ORCPT ); Thu, 15 Feb 2018 10:32:52 -0500 Received: from localhost (LFbn-1-12258-90.w90-92.abo.wanadoo.fr [90.92.71.90]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 203D3F97; Thu, 15 Feb 2018 15:32:51 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Will Deacon , Catalin Marinas , Ard Biesheuvel Subject: [PATCH 4.14 075/195] [Variant 2/Spectre-v2] arm64: cputype: Add missing MIDR values for Cortex-A72 and Cortex-A75 Date: Thu, 15 Feb 2018 16:16:06 +0100 Message-Id: <20180215151709.455947320@linuxfoundation.org> X-Mailer: git-send-email 2.16.1 In-Reply-To: <20180215151705.738773577@linuxfoundation.org> References: <20180215151705.738773577@linuxfoundation.org> User-Agent: quilt/0.65 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Will Deacon Commit a65d219fe5dc upstream. Hook up MIDR values for the Cortex-A72 and Cortex-A75 CPUs, since they will soon need MIDR matches for hardening the branch predictor. Signed-off-by: Will Deacon Signed-off-by: Catalin Marinas Signed-off-by: Ard Biesheuvel Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 4 ++++ 1 file changed, 4 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -79,8 +79,10 @@ #define ARM_CPU_PART_AEM_V8 0xD0F #define ARM_CPU_PART_FOUNDATION 0xD00 #define ARM_CPU_PART_CORTEX_A57 0xD07 +#define ARM_CPU_PART_CORTEX_A72 0xD08 #define ARM_CPU_PART_CORTEX_A53 0xD03 #define ARM_CPU_PART_CORTEX_A73 0xD09 +#define ARM_CPU_PART_CORTEX_A75 0xD0A #define APM_CPU_PART_POTENZA 0x000 @@ -97,7 +99,9 @@ #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53) #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) +#define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72) #define MIDR_CORTEX_A73 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A73) +#define MIDR_CORTEX_A75 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A75) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX)