Received: by 10.223.185.116 with SMTP id b49csp69874wrg; Thu, 15 Feb 2018 16:46:57 -0800 (PST) X-Google-Smtp-Source: AH8x227Lvwij6JzKyDmoPuXjOGJ3sgb9L89BmBueOvbDqGDd7jlvNoX7Ff2U48YHq7aTuUuArYIo X-Received: by 2002:a17:902:2c01:: with SMTP id m1-v6mr4074599plb.15.1518742017180; Thu, 15 Feb 2018 16:46:57 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1518742017; cv=none; d=google.com; s=arc-20160816; b=WY3OlfBvRe466HmCRKqYay+kAklDT3MkTESB0MrIBaBVxSiIz2hKmcLrS6TFkbwNNb tdoiXxvSqDFJ/pqDnFW6LiUZtvk9Ktsa6Xy4z5SROjkn7Km5GZ0LodhT8b/awLIje1+1 GYLZfxGzyOjvj+7Jqa4NZqkztzVtRhpBi1xYEG1D4Le6jkAPY65RlszuW5yJVu3GoFjz ypcst4Bkqw8U17cuMq9w4OYYmwAERLsg0kQ+phjX3oHQiCRvGswjf1rPT92bQNuUeI6L v8tn689SppzeijxAqRAxk8vuYsSHcidBEYWaHoKXddldLn8k+HPfciNsuTsPPYqoOvSE Y/5g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=+q8gFu8yoA309Uj0I8Hw7p0zK94fLlIzo67gYpvZ/yU=; b=tWx8NGbmmuPcD4Yk2R20ymHh/QE2Peg2s7skR+R5F3GdIJUhfy+8m184XPPzGH3J7i +IDoOlUghIOHeGR6JVbr6VaZepWNYCAqkshXS88md7cWmADUhUvJZaZEZXilW4JbcTOa ZCcFeqJ08NB0egONDtRF5IZPfnKcsfZscRKmkwyeokx1it+ovJDOgzCJKWXlINStdD6U aY5TKW9ms8gEZzEioGiH08w77g03lew9mP5DcfnokJO8fUsLl7tN3e4JMkQKAvUwkTye Rd5jPcSG0855ohqsptkPZZwgtw+f1OySk2XbZ1FNUPAETHIqlgfJ/yHFHU7iczjhp98n pSMQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w25si1819150pfk.99.2018.02.15.16.46.41; Thu, 15 Feb 2018 16:46:57 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1423355AbeBOPka (ORCPT + 99 others); Thu, 15 Feb 2018 10:40:30 -0500 Received: from mail.linuxfoundation.org ([140.211.169.12]:60080 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1423721AbeBOPkX (ORCPT ); Thu, 15 Feb 2018 10:40:23 -0500 Received: from localhost (LFbn-1-12258-90.w90-92.abo.wanadoo.fr [90.92.71.90]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id E8A12115C; Thu, 15 Feb 2018 15:40:22 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Jayachandran C , Will Deacon , Catalin Marinas Subject: [PATCH 4.15 040/202] [Variant 3/Meltdown] arm64: cputype: Add MIDR values for Cavium ThunderX2 CPUs Date: Thu, 15 Feb 2018 16:15:40 +0100 Message-Id: <20180215151715.253396030@linuxfoundation.org> X-Mailer: git-send-email 2.16.1 In-Reply-To: <20180215151712.768794354@linuxfoundation.org> References: <20180215151712.768794354@linuxfoundation.org> User-Agent: quilt/0.65 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.15-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jayachandran C Commit 0d90718871fe upstream. Add the older Broadcom ID as well as the new Cavium ID for ThunderX2 CPUs. Signed-off-by: Jayachandran C Signed-off-by: Will Deacon Signed-off-by: Catalin Marinas Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 3 +++ 1 file changed, 3 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -87,6 +87,7 @@ #define CAVIUM_CPU_PART_THUNDERX 0x0A1 #define CAVIUM_CPU_PART_THUNDERX_81XX 0x0A2 #define CAVIUM_CPU_PART_THUNDERX_83XX 0x0A3 +#define CAVIUM_CPU_PART_THUNDERX2 0x0AF #define BRCM_CPU_PART_VULCAN 0x516 @@ -100,6 +101,8 @@ #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX) +#define MIDR_CAVIUM_THUNDERX2 MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX2) +#define MIDR_BRCM_VULCAN MIDR_CPU_MODEL(ARM_CPU_IMP_BRCM, BRCM_CPU_PART_VULCAN) #define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1) #define MIDR_QCOM_FALKOR MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR) #define MIDR_QCOM_KRYO MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO)