Received: by 10.223.185.116 with SMTP id b49csp2100113wrg; Sat, 17 Feb 2018 12:13:00 -0800 (PST) X-Google-Smtp-Source: AH8x226n0lPqUkI5TkNgrriqjZcME7KPOWn1gBpeALITdx0DRQLCXUoT0lYkfuQrHKAUxra7QIAg X-Received: by 2002:a17:902:ab8a:: with SMTP id f10-v6mr9743680plr.318.1518898380719; Sat, 17 Feb 2018 12:13:00 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1518898380; cv=none; d=google.com; s=arc-20160816; b=lzw8m1s7CCTE2d824vUINY/Nejp4D3fH54exiBRthYJioMvPJ8Ywy/GXJbt22y3Orn cxXb4ZvTrePfQfniLnahR5rmr/q2e815E58UkA9wvkw41mAaMZa/UaRgRPsR1DmpI/OH 7+OS3YrSd2ekKpZujO5wD6myZQl87hExY6ELPr0rkKL0zWWFSoFn5akCk9tmVcD848yf dbh5nXJLqI385YuFZubvWUPDzCj+3XBTr2927BQwe4EAlq7TThXDhHHECXQfO0Jsu3a5 DxuVkn12bTI5MOZi2dG6Yem5DvBEWkGQyUJzjTRZUq+YxXyGYs0vKv7t3HPCOXzusbAp NTtg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=F/VN2hh+U0yfW/6mKQwaBhlklDi6FvkvItsGR4eBrFQ=; b=MS30L5u30YcvMNzjRySKxvHRqV2VF54wD86MedK6QRosHFcdQFuk2f23ecA05zSuG/ FtuKJr48wAl5uDp4hUvhHo12PiwbhE5ckwW7PqzOQfmLRw8lWcDhxpE4xl557e2wUIU/ 26bFOktg5e4RwT6i1MCstLSjXA5y87xWjcep1HlX164BgvCxBJEeVooGjMSoVwWRRmUW vtYKTKSW6ToEfYbD5BVfxOxKcBFZj/4vc8Qm1Y7WTjax1eB3JOQxPnboaZV0KHu7TK3D oG4t56HwRQ187XKIQlMC7zymfVJaJNm6UtMnzkGL05ayPDqh7pSvcMFi1OjPQTFlN+hQ D5Uw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w3si6505019pgb.258.2018.02.17.12.12.46; Sat, 17 Feb 2018 12:13:00 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751682AbeBQT5n (ORCPT + 99 others); Sat, 17 Feb 2018 14:57:43 -0500 Received: from mailgw02.mediatek.com ([210.61.82.184]:19330 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1751271AbeBQTzH (ORCPT ); Sat, 17 Feb 2018 14:55:07 -0500 X-UUID: 6a6588bb2e034c7faf034bff86e4edf7-20180218 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1460471846; Sun, 18 Feb 2018 03:55:02 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs08n2.mediatek.inc (172.21.101.56) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Sun, 18 Feb 2018 03:55:01 +0800 Received: from mtkswgap22.mediatek.inc (172.21.77.33) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Sun, 18 Feb 2018 03:55:01 +0800 From: To: , , , , CC: , , Sean Wang , Rob Herring , Michael Turquette , Stephen Boyd , Subject: [PATCH v3 01/15] dt-bindings: clock: mediatek: add missing required #reset-cells Date: Sun, 18 Feb 2018 03:54:36 +0800 Message-ID: <7365f2286ff2cebcfb590715cb4a15dedd089046.1518895232.git.sean.wang@mediatek.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: References: MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sean Wang All ethsys, pciesys and ssusbsys internally include reset controller, so explicitly add back these missing cell definitions to related bindings and examples. Signed-off-by: Sean Wang Cc: Rob Herring Cc: Michael Turquette Cc: Stephen Boyd Cc: linux-clk@vger.kernel.org Reviewed-by: Rob Herring --- Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt | 1 + Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt | 2 ++ Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt | 2 ++ 3 files changed, 5 insertions(+) diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt b/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt index 6cc7840..8f5335b 100644 --- a/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt +++ b/Documentation/devicetree/bindings/arm/mediatek/mediatek,ethsys.txt @@ -9,6 +9,7 @@ Required Properties: - "mediatek,mt2701-ethsys", "syscon" - "mediatek,mt7622-ethsys", "syscon" - #clock-cells: Must be 1 +- #reset-cells: Must be 1 The ethsys controller uses the common clk binding from Documentation/devicetree/bindings/clock/clock-bindings.txt diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt b/Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt index d5d5f12..7fe5dc6 100644 --- a/Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt +++ b/Documentation/devicetree/bindings/arm/mediatek/mediatek,pciesys.txt @@ -8,6 +8,7 @@ Required Properties: - compatible: Should be: - "mediatek,mt7622-pciesys", "syscon" - #clock-cells: Must be 1 +- #reset-cells: Must be 1 The PCIESYS controller uses the common clk binding from Documentation/devicetree/bindings/clock/clock-bindings.txt @@ -19,4 +20,5 @@ pciesys: pciesys@1a100800 { compatible = "mediatek,mt7622-pciesys", "syscon"; reg = <0 0x1a100800 0 0x1000>; #clock-cells = <1>; + #reset-cells = <1>; }; diff --git a/Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt b/Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt index 00760019..b8184da 100644 --- a/Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt +++ b/Documentation/devicetree/bindings/arm/mediatek/mediatek,ssusbsys.txt @@ -8,6 +8,7 @@ Required Properties: - compatible: Should be: - "mediatek,mt7622-ssusbsys", "syscon" - #clock-cells: Must be 1 +- #reset-cells: Must be 1 The SSUSBSYS controller uses the common clk binding from Documentation/devicetree/bindings/clock/clock-bindings.txt @@ -19,4 +20,5 @@ ssusbsys: ssusbsys@1a000000 { compatible = "mediatek,mt7622-ssusbsys", "syscon"; reg = <0 0x1a000000 0 0x1000>; #clock-cells = <1>; + #reset-cells = <1>; }; -- 2.7.4