Received: by 10.223.185.116 with SMTP id b49csp4170938wrg; Mon, 19 Feb 2018 12:29:18 -0800 (PST) X-Google-Smtp-Source: AH8x226nBO8TPbdrSvZdfwcI/+B/Z+DVA9cl0JS4+NDlJulTd7o5aiCm712gGTEfeCDa9FhcKT7p X-Received: by 2002:a17:902:c81:: with SMTP id 1-v6mr4640774plt.205.1519072158109; Mon, 19 Feb 2018 12:29:18 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1519072158; cv=none; d=google.com; s=arc-20160816; b=l8E6Rf/TeYgNef7QxWrdNEoNA76Da0+O4cOmaovo6vP52VRK7i8Wk7P/hoHZYclzC7 8OBEjyhCwUQ3iBS/Zb0cCdHYQNH9RUh4vyg91ICbtG5vL6VFlBZx/Q+ULEM7rKXpzTdS hUmt0KaQ7BVB6C5zKrt2fI22f587+5BeMi2FpK9ADAQeJm6HaCBTta+V3j0IqNaAEa+B N3oncHZAstn1AHzqYNlDXosV4rBLzPxiYhc2L3h3sFxiLolUn5oXm/nEHbysiW9ff9SJ D12BQGB+fYiBOOytWOPK+37UpFNG2uKluiWj0zmUguz7fPUpn9A3BFFENjmEDKz9PGoi o2gw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=4KZ+pPXoIaUa4K/ftiHTVM2QFBeUpCs3KD85xJ8HBEM=; b=e67Nq1pb/zqG6vCnO6+pON7HOiNEApQCvAWkH16vrSYf0SouJv4CUZixR9A6q+uERW C20Gyq8CwKVYriF5rrwSrpu+EFLB1Yle1x9Z3xPXEk2JCgTaWsT465M3rQqdEJg+qXM/ S3KoBXXRmSga3MaNPKAUohwzPEdZrcacRr3HelyjqPhuQ5yYj5YAifEvqT7y6to6Oe8Q FDiM/MtvwOb/L6JWb4mccHz+7VL3DUHtiPGtqrv5SzIIiMBPGbFxmoYNlt2w2q0MJEYK yc6h9IN66sdNTcFm3yunz2548I28+U8CABzUU/4f4nkh+pA9YawlkYupVlLSKCyMZqYU 0RjA== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@lechnology.com header.s=default header.b=ZU3E/iwG; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a13si169310pgt.572.2018.02.19.12.29.04; Mon, 19 Feb 2018 12:29:18 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail header.i=@lechnology.com header.s=default header.b=ZU3E/iwG; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932067AbeBSUWw (ORCPT + 99 others); Mon, 19 Feb 2018 15:22:52 -0500 Received: from vern.gendns.com ([206.190.152.46]:58455 "EHLO vern.gendns.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753827AbeBSUWr (ORCPT ); Mon, 19 Feb 2018 15:22:47 -0500 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lechnology.com; s=default; h=References:In-Reply-To:Message-Id:Date:Subject :Cc:To:From:Sender:Reply-To:MIME-Version:Content-Type: Content-Transfer-Encoding:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Id: List-Help:List-Unsubscribe:List-Subscribe:List-Post:List-Owner:List-Archive; bh=4KZ+pPXoIaUa4K/ftiHTVM2QFBeUpCs3KD85xJ8HBEM=; b=ZU3E/iwG/W16ZSIq476bb7aBS wwLOQ0suCBFsoWVa1jIuHI9J6q1ZpD+DOoaykdmlqwOg6cU+QaIMyGwfJVz/VLryzu4lRNwKhx4Jp YlP5IYEkUrsufoQBwyg5yMOz6If8rJwrdR1SVcpprLbGKsYIVndZjtp7hCuvKRDs0pwWes31sF125 2CE0G12VbpSCo2mkr7pDTuGlm9J+UUF3HkzWQHAfxJbsYpQUN+1WsFBDCMwhyCldCQy8JVYCIQ2/M i4Ao9yiUtXdju7+0XeYza9Tjzmi+kpCScvJV5H0KN2wIHZ0gl3zDcVA6CcUcaG2VQ9IuWE+qOAFrQ GVw9BjqYw==; Received: from 108-198-5-147.lightspeed.okcbok.sbcglobal.net ([108.198.5.147]:48842 helo=freyr.lechnology.com) by vern.gendns.com with esmtpsa (TLSv1.2:ECDHE-RSA-AES128-SHA256:128) (Exim 4.89_1) (envelope-from ) id 1enrwE-003xBV-Fm; Mon, 19 Feb 2018 15:21:26 -0500 From: David Lechner To: linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org Cc: Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Sekhar Nori , Kevin Hilman , Bartosz Golaszewski , Adam Ford , linux-kernel@vger.kernel.org, David Lechner Subject: [PATCH v7 07/42] clk: davinci: Add platform information for TI DM644x PLL Date: Mon, 19 Feb 2018 14:21:28 -0600 Message-Id: <1519071723-31790-8-git-send-email-david@lechnology.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1519071723-31790-1-git-send-email-david@lechnology.com> References: <1519071723-31790-1-git-send-email-david@lechnology.com> X-AntiAbuse: This header was added to track abuse, please include it with any abuse report X-AntiAbuse: Primary Hostname - vern.gendns.com X-AntiAbuse: Original Domain - vger.kernel.org X-AntiAbuse: Originator/Caller UID/GID - [47 12] / [47 12] X-AntiAbuse: Sender Address Domain - lechnology.com X-Get-Message-Sender-Via: vern.gendns.com: authenticated_id: davidmain+lechnology.com/only user confirmed/virtual account not confirmed X-Authenticated-Sender: vern.gendns.com: davidmain@lechnology.com X-Source: X-Source-Args: X-Source-Dir: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds platform-specific declarations for the PLL clocks on TI DM644x based systems. Signed-off-by: David Lechner --- v7 changes: - split registration functions for each PLL - Add platform_device_id lookup v6 changes: - Added dm644x_pll{1,2}_info with controller-specific information - Add empty lines between function calls drivers/clk/davinci/Makefile | 1 + drivers/clk/davinci/pll-dm644x.c | 76 ++++++++++++++++++++++++++++++++++++++++ drivers/clk/davinci/pll.c | 2 ++ drivers/clk/davinci/pll.h | 3 ++ 4 files changed, 82 insertions(+) create mode 100644 drivers/clk/davinci/pll-dm644x.c diff --git a/drivers/clk/davinci/Makefile b/drivers/clk/davinci/Makefile index 353aa02..59d8ab6 100644 --- a/drivers/clk/davinci/Makefile +++ b/drivers/clk/davinci/Makefile @@ -6,4 +6,5 @@ obj-$(CONFIG_ARCH_DAVINCI_DA830) += pll-da830.o obj-$(CONFIG_ARCH_DAVINCI_DA850) += pll-da850.o obj-$(CONFIG_ARCH_DAVINCI_DM355) += pll-dm355.o obj-$(CONFIG_ARCH_DAVINCI_DM365) += pll-dm365.o +obj-$(CONFIG_ARCH_DAVINCI_DM644x) += pll-dm644x.o endif diff --git a/drivers/clk/davinci/pll-dm644x.c b/drivers/clk/davinci/pll-dm644x.c new file mode 100644 index 0000000..cb31aa0 --- /dev/null +++ b/drivers/clk/davinci/pll-dm644x.c @@ -0,0 +1,76 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * PLL clock descriptions for TI DM644X + * + * Copyright (C) 2018 David Lechner + */ + +#include +#include +#include + +#include "pll.h" + +static const struct davinci_pll_clk_info dm644x_pll1_info __initconst = { + .name = "pll1", + .pllm_mask = GENMASK(4, 0), + .pllm_min = 1, + .pllm_max = 32, + .pllout_min_rate = 400000000, + .pllout_max_rate = 600000000, /* 810MHz @ 1.3V, -810 only */ + .flags = PLL_HAS_CLKMODE | PLL_HAS_POSTDIV, +}; + +static const struct davinci_pll_sysclk_info dm644x_pll1_sysclk_info[] __initconst = { + SYSCLK(1, pll1_sysclk1, pll1_pllen, 4, SYSCLK_FIXED_DIV), + SYSCLK(2, pll1_sysclk2, pll1_pllen, 4, SYSCLK_FIXED_DIV), + SYSCLK(3, pll1_sysclk3, pll1_pllen, 4, SYSCLK_FIXED_DIV), + SYSCLK(5, pll1_sysclk5, pll1_pllen, 4, SYSCLK_FIXED_DIV), + { } +}; + +static const struct davinci_pll_clk_info dm644x_pll2_info __initconst = { + .name = "pll2", + .pllm_mask = GENMASK(4, 0), + .pllm_min = 1, + .pllm_max = 32, + .pllout_min_rate = 400000000, + .pllout_max_rate = 900000000, + .flags = PLL_HAS_POSTDIV | PLL_POSTDIV_FIXED_DIV, +}; + +static const struct davinci_pll_sysclk_info dm644x_pll2_sysclk_info[] __initconst = { + SYSCLK(1, pll2_sysclk1, pll2_pllen, 4, 0), + SYSCLK(2, pll2_sysclk2, pll2_pllen, 4, 0), + { } +}; + +int __init dm644x_pll1_init(struct device *dev, void __iomem *base) +{ + const struct davinci_pll_sysclk_info *info; + + davinci_pll_clk_register(dev, &dm644x_pll1_info, "ref_clk", base); + + for (info = dm644x_pll1_sysclk_info; info->name; info++) + davinci_pll_sysclk_register(dev, info, base); + + davinci_pll_auxclk_register(dev, "pll1_auxclk", base); + + davinci_pll_sysclkbp_clk_register(dev, "pll1_sysclkbp", base); + + return 0; +} + +int __init dm644x_pll2_init(struct device *dev, void __iomem *base) +{ + const struct davinci_pll_sysclk_info *info; + + davinci_pll_clk_register(dev, &dm644x_pll2_info, "oscin", base); + + for (info = dm644x_pll2_sysclk_info; info->name; info++) + davinci_pll_sysclk_register(dev, info, base); + + davinci_pll_sysclkbp_clk_register(dev, "pll2_sysclkbp", base); + + return 0; +} diff --git a/drivers/clk/davinci/pll.c b/drivers/clk/davinci/pll.c index c8dd3fa..613ec24 100644 --- a/drivers/clk/davinci/pll.c +++ b/drivers/clk/davinci/pll.c @@ -760,6 +760,8 @@ static const struct platform_device_id davinci_pll_id_table[] = { { .name = "dm355-pll2", .driver_data = (kernel_ulong_t)dm355_pll2_init }, { .name = "dm365-pll1", .driver_data = (kernel_ulong_t)dm365_pll1_init }, { .name = "dm365-pll2", .driver_data = (kernel_ulong_t)dm365_pll2_init }, + { .name = "dm644x-pll1", .driver_data = (kernel_ulong_t)dm644x_pll1_init }, + { .name = "dm644x-pll2", .driver_data = (kernel_ulong_t)dm644x_pll2_init }, { } }; diff --git a/drivers/clk/davinci/pll.h b/drivers/clk/davinci/pll.h index b911c8a..df977a6 100644 --- a/drivers/clk/davinci/pll.h +++ b/drivers/clk/davinci/pll.h @@ -132,4 +132,7 @@ int dm355_pll2_init(struct device *dev, void __iomem *base); int dm365_pll1_init(struct device *dev, void __iomem *base); int dm365_pll2_init(struct device *dev, void __iomem *base); +int dm644x_pll1_init(struct device *dev, void __iomem *base); +int dm644x_pll2_init(struct device *dev, void __iomem *base); + #endif /* __CLK_DAVINCI_PLL_H___ */ -- 2.7.4