Received: by 10.223.185.116 with SMTP id b49csp1538410wrg; Wed, 21 Feb 2018 21:51:27 -0800 (PST) X-Google-Smtp-Source: AH8x224EqJ58ku8mCsJV/in86m8YTM94t5wopo6btfULPMuU5gbpXmmvbvjjj4YtBOGbWSAGN8X4 X-Received: by 2002:a17:902:bf0a:: with SMTP id bi10-v6mr5477257plb.181.1519278686974; Wed, 21 Feb 2018 21:51:26 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1519278686; cv=none; d=google.com; s=arc-20160816; b=leK9bSOzdW9CnR44xrTUccbrbcajCfK75VQvIFfefW97Gs6RDb8lq3avjnntx65a/v g+XHeUQRQAJaz27tMf85r1AQ81c5EyjXSlM40ie7ps248QvFk+wMEmpK0Du3W0Scn3Nt U/5AVT324vsTIO/WuQTpCuqMCgaToLiW+p1D1Pw97RaAPem00TBRsWZM+DNvZh0mT8m7 IluTkJy2aysBqDGrNruwEDsvyoV2359YUTOgry8HPsUuAHSP+XVXHy32FbMu1u7CwhGe HIFVDlyy4ZOIped7rQThSw4vnsCNOG2xM8npLf9VwEYPcgMCE5AN6Cnd1i59pzRB62Qw EcNA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=CVR5pz//5oiLbCPGxHVtYGRdsJtGacejIXYWNifppLY=; b=iTPZtUHnOqUZaCecgRcuaptHfcPBeT9KJwoshAsg6IWlGhBGq4BmDngs98NJNQPFa2 dtEbd1WUzeolobmoqubZwwPzpWi6n2l/K6dSHdNy59jQwSMVuT1afijbDC3Su2XW3VDM eq5NLRYfPb2NF1jQcgqRuhJ9oysHUa8Z+jNQImpo1+V1ld4dGQsb2MzXSvGaY0qDlzF9 DbNhUIPC4oIm/4I72HYy8u7CSVfoJchYsnJmuSePUUmv8Cd2W4aVx/djPIJlXG8F1kIw eO9+eVCm+QuchkPGfzDNPEniHJXDUqGL4doFw9MvUO9jUKMKJbhUTB2nZeS+DwcYA9xW sjFQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s195si7563251pgc.39.2018.02.21.21.51.12; Wed, 21 Feb 2018 21:51:26 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752461AbeBVFtL (ORCPT + 99 others); Thu, 22 Feb 2018 00:49:11 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:4375 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1750967AbeBVFtG (ORCPT ); Thu, 22 Feb 2018 00:49:06 -0500 X-UUID: 818f10e619734430a307056bdfe2107d-20180222 Received: from mtkcas09.mediatek.inc [(172.21.101.178)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 868731021; Thu, 22 Feb 2018 13:49:00 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Thu, 22 Feb 2018 13:48:59 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Thu, 22 Feb 2018 13:48:59 +0800 From: Weiyi Lu To: Matthias Brugger , Stephen Boyd , Mike Turquette , Rob Herring CC: James Liao , Fan Chen , , , , , , , Weiyi Lu Subject: [PATCH v1 0/5] update Mediatek MT2712 clock and scpsys support Date: Thu, 22 Feb 2018 13:48:46 +0800 Message-ID: <20180222054851.26096-2-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.12.5 In-Reply-To: <20180222054851.26096-1-weiyi.lu@mediatek.com> References: <20180222054851.26096-1-weiyi.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This series is based on v4.16-rc1 and composed of scpsys control (PATCH 1-2) and clock control (PATCH 3-5). Basically, all changes are for the ECO design change of MT2712. Weiyi Lu (5): dt-bindings: soc: update MT2712 power dt-bindings soc: mediatek: update power domain data of MT2712 dt-bindings: clock: add clocks for MT2712 arm64: dts: add clock device nodes of MT2712 clk: mediatek: update clock driver of MT2712 arch/arm64/boot/dts/mediatek/mt2712e.dtsi | 28 +++ drivers/clk/mediatek/clk-mt2712.c | 69 +++++-- drivers/soc/mediatek/mtk-scpsys.c | 42 ++++- include/dt-bindings/clock/mt2712-clk.h | 294 +++++++++++++++--------------- include/dt-bindings/power/mt2712-power.h | 3 + 5 files changed, 277 insertions(+), 159 deletions(-) -- 2.12.5