Received: by 10.223.185.116 with SMTP id b49csp5643445wrg; Tue, 27 Feb 2018 17:55:40 -0800 (PST) X-Google-Smtp-Source: AH8x226U1VMRrgUMp7Mm4Y96U6u4JWmSefQVqVofge8zQiI+Ali1iYoLDTCCbiHh/+zkez+tJH68 X-Received: by 10.99.117.83 with SMTP id f19mr12663029pgn.318.1519782940644; Tue, 27 Feb 2018 17:55:40 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1519782940; cv=none; d=google.com; s=arc-20160816; b=uw3S6EDc4nUxSFITAmUf+tQH9baeVFwxyDXLUIlzNF8Lua3nuxx1dJ+5saeOZP/0aC cw4ytT+7/CXvOfGMGfR5AYmnp9/rhCYLq9V6feGfDixjy04c6IjcJYeBdmhsYm2Y7D/V HBSSnWX0v42DQjqRwA6zBey0PA12e3FGwnqVOBJYce8n5reACyLUPNXwbb1/gOhhRfmj /lQLfXEPGQIivgsUDubkb1ahZ4qwKLwO9bXLL6mH0L98DnUUBxWJZNG2sIw2UKg6/Exo NgruqjESfn0eAuM48UnyGCEib0LBFSM22jRAHOuZepc9TXouwZuwryPx9DG8V5hllvfI KUxg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:in-reply-to :mime-version:user-agent:date:message-id:organization:from:cc :references:to:subject:arc-authentication-results; bh=7v5/c14Zgr2CtzDnnVTE6MNLFK66n5D8Uu5fcHCLdnw=; b=esPu8fFTDbcwtJN7Dr4fXiETG7Hw0kOI5vr2j2mfUAfE/XaU12BPYVf7+IqbSpipok LoTGqlS+wcNJT31YAhOeU38ZcPHrLZ7q0MZSet2Owv8qZiiNT0V9EocwIaVufR5kyrys ge8F8qcSIlHlYFoEfQKnUBJO7UWuO79pE4kWnVitXl1nEyTOF0Rz6w2c6hQH9SUFoN2d L39OMAz6VEpkRvhWxgRSrrg6IkhxKOCNNAtGDBMVEFVlHbOPDN6dCN8bEnEmnOrOEmrV 3GbGqm2v6hmhL1SVfxlLy0W4bfiTNdhvvPQYD9X1FWbwLog5gP6frx2oTfKY3AS3vBhq 148Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t18si381618pfg.246.2018.02.27.17.55.26; Tue, 27 Feb 2018 17:55:40 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751885AbeB1Byg (ORCPT + 99 others); Tue, 27 Feb 2018 20:54:36 -0500 Received: from foss.arm.com ([217.140.101.70]:43360 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751611AbeB1Bye (ORCPT ); Tue, 27 Feb 2018 20:54:34 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 3DB941435; Tue, 27 Feb 2018 17:54:34 -0800 (PST) Received: from [192.168.3.112] (usa-sjc-mx-foss1.foss.arm.com [217.140.101.70]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id BD4443F318; Tue, 27 Feb 2018 17:54:31 -0800 (PST) Subject: Re: [linux-sunxi] [PATCH v2 2/4] ARM: dtsi: add pwm node for sun8i. To: hao5781286@gmail.com, thierry.reding@gmail.com, robh+dt@kernel.org, mark.rutland@arm.com, wens@csie.org, maxime.ripard@free-electrons.com References: <20180225135134.GA14529@arx-s1> Cc: linux@armlinux.org.uk, Claudiu.Beznea@microchip.com, linux-gpio@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-pwm@vger.kernel.org, linux-sunxi@googlegroups.com From: =?UTF-8?Q?Andr=c3=a9_Przywara?= Organization: ARM Ltd. Message-ID: Date: Wed, 28 Feb 2018 01:53:49 +0000 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:45.0) Gecko/20100101 Thunderbird/45.8.0 MIME-Version: 1.0 In-Reply-To: <20180225135134.GA14529@arx-s1> Content-Type: text/plain; charset=utf-8 Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, The subject line should mention the R40, there are far too many sun8i SoCs. On 25/02/18 13:51, hao_zhang wrote: > This patch adds pwm node for sun8i. > > Signed-off-by: hao_zhang > --- > arch/arm/boot/dts/sun8i-r40.dtsi | 13 +++++++++++++ > 1 file changed, 13 insertions(+) > > diff --git a/arch/arm/boot/dts/sun8i-r40.dtsi b/arch/arm/boot/dts/sun8i-r40.dtsi > index 173dcc1..99a0261 100644 > --- a/arch/arm/boot/dts/sun8i-r40.dtsi > +++ b/arch/arm/boot/dts/sun8i-r40.dtsi > @@ -295,6 +295,11 @@ > bias-pull-up; > }; > > + pwm_ch0_pin: pwm-ch0-pin { > + pins = "PB2"; > + function = "pwm"; > + }; > + > uart0_pb_pins: uart0-pb-pins { > pins = "PB22", "PB23"; > function = "uart0"; > @@ -306,6 +311,14 @@ > reg = <0x01c20c90 0x10>; > }; > > + pwm: pwm@1c23400 { > + compatible = "allwinner,sun8i-r40-pwm"; > + reg = <0x01c23400 0x154>; Following my comments on the binding document: interrupts = ; > + clocks = <&osc24M>; And possibly multiple clocks here (though I fail to find the APB1 clock being exposed by our CCU). Cheers, Andre. > + #pwm-cells = <3>; > + status = "disabled"; > + }; > + > uart0: serial@1c28000 { > compatible = "snps,dw-apb-uart"; > reg = <0x01c28000 0x400>; >