Received: by 10.223.185.116 with SMTP id b49csp3111810wrg; Mon, 5 Mar 2018 14:26:17 -0800 (PST) X-Google-Smtp-Source: AG47ELvZhLaSTUvwNHbGssLbNIke8FAj2rXCJfu1jaalvSGQrnUULlyHYpn/RUlZXG4yExa9wAFh X-Received: by 2002:a17:902:a610:: with SMTP id u16-v6mr13921823plq.293.1520288776930; Mon, 05 Mar 2018 14:26:16 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1520288776; cv=none; d=google.com; s=arc-20160816; b=EH09Q1ZHGpEzKT3PbQegEBdIhh/iW8VullNWmY7mBrwpE1MR+cSOKVXz4087JP0VdR NWNiY05zZcYo76mpIswIejdTc+G0Q9Y7fq3ZbnKJUls5j2Ka0GBYJL+P8xxfMad7BHlB VeRvcCCdiGcCanNW16zDdhY/ewu3EfP4lIsSsBZyypi6Y9dsAQOxFR8D+d4Ca24k/UTI 7usS6/LhIQPnkHu77GNSLj1inYqE4eeRcoIaow5z5N/vge/FZ5pUgdqfL9w4ok+V/5lr NJ3gJAhWQEYDmILTIFitsFOwX/rBQGx4lOTHh2BYePHj0y4eB4NT4/mDbaah3C+XqigG r2hQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=p7iZ5/uaSLO3YsXCw2DRRA8z1F3lqyMUZz4VrwB4Kf4=; b=UJue6+fYrCliL7KJFlOVyA2ocGcaePiBnjjFvVkNAF7lHZ5Gx0Sxnnj15v3VPkFUA1 xuqWYT4vvkgZhepf6e3te0+ZKcXN9OBzkXgglp0Q2N16icB7iSuJHK4wMhBuE0CaJ1BJ dkyo1PKHdKPUayQVoVWMAIJey1FX9vApwCvqIx7ZerDdzLWVCIiyQmM818BL27jLRSyp foocBu8mU86SWPWNjloi4iV31M7SGuhuifv4VPeeywUUeVVLqZvQ85/U1I5gESyUw1UL SxZZ0mtBtYCFgjHN3Ietd5nC3q5WhcuoFYiQ5gdFeCHglPApKOeJapyileEv2s5lK7++ MQwg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s25si8922309pgv.479.2018.03.05.14.26.02; Mon, 05 Mar 2018 14:26:16 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753545AbeCEWYk (ORCPT + 99 others); Mon, 5 Mar 2018 17:24:40 -0500 Received: from bhuna.collabora.co.uk ([46.235.227.227]:37600 "EHLO bhuna.collabora.co.uk" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753521AbeCEWYc (ORCPT ); Mon, 5 Mar 2018 17:24:32 -0500 Received: from [127.0.0.1] (localhost [127.0.0.1]) (Authenticated sender: eballetbo) with ESMTPSA id 1E637273341 From: Enric Balletbo i Serra To: architt@codeaurora.org, inki.dae@samsung.com, thierry.reding@gmail.com, hjc@rock-chips.com, seanpaul@chromium.org, airlied@linux.ie, tfiga@chromium.org, heiko@sntech.de Cc: hshi@chromium.org, wzz@rock-chips.com, hl@rock-chips.com, linux-kernel@vger.kernel.org, dri-devel@lists.freedesktop.org, dianders@chromium.org, linux-rockchip@lists.infradead.org, orjan.eide@arm.com, m.szyprowski@samsung.com, Enric Balletbo i Serra Subject: [PATCH v4 22/38] drm/bridge: analogix_dp: Don't use ANALOGIX_DP_PLL_CTL to control pll Date: Mon, 5 Mar 2018 23:23:14 +0100 Message-Id: <20180305222324.5872-23-enric.balletbo@collabora.com> X-Mailer: git-send-email 2.16.1 In-Reply-To: <20180305222324.5872-1-enric.balletbo@collabora.com> References: <20180305222324.5872-1-enric.balletbo@collabora.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: zain wang There is no register named ANALOGIX_DP_PLL_CTL in Rockchip edp phy reg list. We should use BIT_4 in ANALOGIX_DP_PD to control the pll power instead of ANALOGIX_DP_PLL_CTL. Cc: Douglas Anderson Signed-off-by: zain wang Signed-off-by: Sean Paul Signed-off-by: Thierry Escande Reviewed-by: Andrzej Hajda Signed-off-by: Enric Balletbo i Serra --- drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c | 20 ++++++++++++-------- 1 file changed, 12 insertions(+), 8 deletions(-) diff --git a/drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c b/drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c index 7b7fd227e1f9..02ab1aaa9993 100644 --- a/drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c +++ b/drivers/gpu/drm/bridge/analogix/analogix_dp_reg.c @@ -230,16 +230,20 @@ enum pll_status analogix_dp_get_pll_lock_status(struct analogix_dp_device *dp) void analogix_dp_set_pll_power_down(struct analogix_dp_device *dp, bool enable) { u32 reg; + u32 mask = DP_PLL_PD; + u32 pd_addr = ANALOGIX_DP_PLL_CTL; - if (enable) { - reg = readl(dp->reg_base + ANALOGIX_DP_PLL_CTL); - reg |= DP_PLL_PD; - writel(reg, dp->reg_base + ANALOGIX_DP_PLL_CTL); - } else { - reg = readl(dp->reg_base + ANALOGIX_DP_PLL_CTL); - reg &= ~DP_PLL_PD; - writel(reg, dp->reg_base + ANALOGIX_DP_PLL_CTL); + if (dp->plat_data && is_rockchip(dp->plat_data->dev_type)) { + pd_addr = ANALOGIX_DP_PD; + mask = RK_PLL_PD; } + + reg = readl(dp->reg_base + pd_addr); + if (enable) + reg |= mask; + else + reg &= ~mask; + writel(reg, dp->reg_base + pd_addr); } void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp, -- 2.16.1