Received: by 10.213.65.68 with SMTP id h4csp262660imn; Tue, 13 Mar 2018 03:39:47 -0700 (PDT) X-Google-Smtp-Source: AG47ELvaoUOvqi/4qvh5bn0FDH1icWIL6hMc5nvmgbTZrW45303JDhQnYpDI6ljtno9aQeJnwAwj X-Received: by 10.99.107.131 with SMTP id g125mr107271pgc.16.1520937587512; Tue, 13 Mar 2018 03:39:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1520937587; cv=none; d=google.com; s=arc-20160816; b=CSA7a3u9CmVuRyzc0vRZPo3r7WcFMy81eb631dSaf3FpEB8vmvl/j9lPiSLw4Ov7Hy 6rH2cqGPRVT2ni+xTOiTDBfE2+n4hjHRtfwD9LjMMyCLiBo+EKZaCEFypE2k1QP7ZBrv 1/a3ba/Y6VnDWSjt8ZQC6DioUNDQuh5YBAd1EWw0uscDou/HH5jGPAdlVbxjEyfygp50 yHTl+fyxjoXJlR3Fxb6ZCib13APWNUGvI9dJ7YT8hFl6Id+qrAnOJeoQsO/jvhup+JCl LXF7uuI31Z8/dvwnIqBUe0Ouavk/2JtBvtIyShzhZa7XE8Ih6I26neSolHTd1ixZvTBW H6Nw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=S44SPwm/ODxGo7QeUOpZXEk5PswIBOJjB73ygYMBI0Q=; b=YUTzWBdF61DfjWZT8UicNXRaqFun16IbjpbeLQUoMVqc46NMuVodKNwy0OKWkcQ3lI DQn0TOWkGoZxNY0edeFLxtI4TUMv86IaBbdbcxRZkE+r02C/e5kbu5nMx+4iionIrI/z vY8eVpZjjyTevpz46n4cqhDLtLHtVwPkwcYuveatg/eFQSBa0mhJ8t/lYxfLtkO+lFoT ZPXQ2s8pym4pp5Jma8QYIZfHlj9Eul6jHycWZPXK/Ol3MQF4xZpLO0PtOoOdjopoG2aH LDacCCKPN1w60SGPBBDHcbW7mPKRHimn1tDMG1PPf8lOTmmWtdzt8JGRNoI1eKSeq0yI rhrw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=R6l0/yCx; dkim=pass header.i=@codeaurora.org header.s=default header.b=R6l0/yCx; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v14si15314pgo.360.2018.03.13.03.39.32; Tue, 13 Mar 2018 03:39:47 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=R6l0/yCx; dkim=pass header.i=@codeaurora.org header.s=default header.b=R6l0/yCx; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932821AbeCMKgT (ORCPT + 99 others); Tue, 13 Mar 2018 06:36:19 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:43782 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932489AbeCMKgP (ORCPT ); Tue, 13 Mar 2018 06:36:15 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id C214760858; Tue, 13 Mar 2018 10:36:14 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1520937374; bh=V7CydzOiUuvsCHAl0OZcX4oILbioUU7y3CvLnikiP0w=; h=From:To:Cc:Subject:Date:From; b=R6l0/yCxSdP03pNN141T5QpMsDUrUVWruKXA8BVQ7v9hzHh1oR6Rpx2YSrhEtjn+Q ugM+JO1owQeIUTTVAaR3cuTCPpazQ3+memR2sUbZklD6plsXhmlMxtDghv/dG9apo8 TeAurTGwfOP3xAR4K2998Ri2DVNWXiJydqxjr1p4= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from mgautam-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: mgautam@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id D5A1360592; Tue, 13 Mar 2018 10:36:10 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1520937374; bh=V7CydzOiUuvsCHAl0OZcX4oILbioUU7y3CvLnikiP0w=; h=From:To:Cc:Subject:Date:From; b=R6l0/yCxSdP03pNN141T5QpMsDUrUVWruKXA8BVQ7v9hzHh1oR6Rpx2YSrhEtjn+Q ugM+JO1owQeIUTTVAaR3cuTCPpazQ3+memR2sUbZklD6plsXhmlMxtDghv/dG9apo8 TeAurTGwfOP3xAR4K2998Ri2DVNWXiJydqxjr1p4= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org D5A1360592 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=mgautam@codeaurora.org From: Manu Gautam To: Felipe Balbi , Rob Herring Cc: linux-arm-msm@vger.kernel.org, linux-usb@vger.kernel.org, Manu Gautam , Greg Kroah-Hartman , Mark Rutland , devicetree@vger.kernel.org (open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS), linux-kernel@vger.kernel.org (open list) Subject: [PATCH v1 1/2] dt-bindings: usb: Update documentation for Qualcomm DWC3 driver Date: Tue, 13 Mar 2018 16:06:00 +0530 Message-Id: <1520937362-28777-1-git-send-email-mgautam@codeaurora.org> X-Mailer: git-send-email 1.9.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Existing documentation has lot of incorrect information as it was originally added for a driver that no longer exists. Signed-off-by: Manu Gautam --- .../devicetree/bindings/usb/qcom,dwc3.txt | 87 +++++++++++++++------- 1 file changed, 59 insertions(+), 28 deletions(-) diff --git a/Documentation/devicetree/bindings/usb/qcom,dwc3.txt b/Documentation/devicetree/bindings/usb/qcom,dwc3.txt index bc8a2fa..df312f7 100644 --- a/Documentation/devicetree/bindings/usb/qcom,dwc3.txt +++ b/Documentation/devicetree/bindings/usb/qcom,dwc3.txt @@ -1,54 +1,85 @@ Qualcomm SuperSpeed DWC3 USB SoC controller Required properties: -- compatible: should contain "qcom,dwc3" -- clocks: A list of phandle + clock-specifier pairs for the - clocks listed in clock-names -- clock-names: Should contain the following: - "core" Master/Core clock, have to be >= 125 MHz for SS - operation and >= 60MHz for HS operation - -Optional clocks: - "iface" System bus AXI clock. Not present on all platforms - "sleep" Sleep clock, used when USB3 core goes into low - power mode (U3). +- compatible: should contain "qcom,dwc3" +- reg: offset and length of register set for QSCRATCH wrapper +- reg-names: should be "qscratch" +- power-domains: specifies a phandle to PM domain provider node +- clocks: list of phandle + clock-specifier pairs +- assigned-clocks: should be: + MOCK_UTMI_CLK + MASTER_CLK +- assigned-clock-rates: should be: + 19.2Mhz (192000000) for MOCK_UTMI_CLK + >=125Mhz (125000000) for MASTER_CLK in SS mode + >=60Mhz (60000000) for MASTER_CLK in HS mode + +Optional properties: +- resets: list of phandle and reset specifier pairs +- interrupts: specifies interrupts from controller wrapper used + to wakeup from low power/susepnd state. Must contain + one or more entry for interrupt-names property +- interrupt-names: Must include the following entries: + - "hs_phy_irq": The interrupt that is asserted when a + wakeup event is received on USB2 bus + - "ss_phy_irq": The interrupt that is asserted when a + wakeup event is received on USB3 bus + - "dm_hs_phy_irq" and "dp_hs_phy_irq": Separate + interrupts for any wakeup event on DM and DP lines +- qcom,select-utmi-as-pipe-clk: if present, disable USB3 pipe_clk requirement. + Used when dwc3 operates without SSPHY and only + HS/FS/LS modes are supported. Required child node: A child node must exist to represent the core DWC3 IP block. The name of the node is not important. The content of the node is defined in dwc3.txt. Phy documentation is provided in the following places: -Documentation/devicetree/bindings/phy/qcom-dwc3-usb-phy.txt +Documentation/devicetree/bindings/phy/qcom-qmp-phy.txt - USB3 QMP PHY +Documentation/devicetree/bindings/phy/qcom-qusb2-phy.txt - USB2 QUSB2 PHY Example device nodes: hs_phy: phy@100f8800 { - compatible = "qcom,dwc3-hs-usb-phy"; - reg = <0x100f8800 0x30>; - clocks = <&gcc USB30_0_UTMI_CLK>; - clock-names = "ref"; - #phy-cells = <0>; - + compatible = "qcom,qusb2-v2-phy"; + ... }; ss_phy: phy@100f8830 { - compatible = "qcom,dwc3-ss-usb-phy"; - reg = <0x100f8830 0x30>; - clocks = <&gcc USB30_0_MASTER_CLK>; - clock-names = "ref"; - #phy-cells = <0>; - + compatible = "qcom,qmp-v3-usb3-phy"; + ... }; - usb3_0: usb30@0 { + usb3_0: usb30@a6f8800 { compatible = "qcom,dwc3"; + reg = <0xa6f8800 0x400>; + reg-names = "qscratch"; #address-cells = <1>; #size-cells = <1>; - clocks = <&gcc USB30_0_MASTER_CLK>; - clock-names = "core"; - ranges; + interrupts = <0 131 0>, <0 486 0>, <0 488 0>, <0 489 0>; + interrupt-names = "hs_phy_irq", "ss_phy_irq", + "dm_hs_phy_irq", "dp_hs_phy_irq"; + + clocks = <&clock_gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, + <&clock_gcc GCC_USB30_PRIM_MASTER_CLK>, + <&clock_gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, + <&clock_gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, + <&clock_gcc GCC_USB30_PRIM_SLEEP_CLK>, + <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, + <&clock_gcc GCC_USB3_PRIM_CLKREF_CLK>; + clock-names = "cfg_noc", "core", "aggr_noc", "utmi", + "sleep", "cfg_ahb", "ref"; + + assigned-clocks = <&clock_gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, + <&clock_gcc GCC_USB30_PRIM_MASTER_CLK>; + assigned-clock-rates = <19200000>, <133000000>; + + resets = <&clock_gcc GCC_USB30_PRIM_BCR>; + reset-names = "core_reset"; + power-domains = <&clock_gcc USB30_PRIM_GDSC>; + qcom,select-utmi-as-pipe-clk; dwc3@10000000 { compatible = "snps,dwc3"; -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project