Received: by 10.213.65.68 with SMTP id h4csp837760imn; Wed, 14 Mar 2018 01:18:03 -0700 (PDT) X-Google-Smtp-Source: AG47ELsAH1as9LQMjlzc/PDr+N6fFMWk45HqdWQp6eUGV8eUGPV+YvXSLrJNeC9cz3qOsvn8MdHG X-Received: by 2002:a17:902:20e6:: with SMTP id v35-v6mr3267658plg.226.1521015483915; Wed, 14 Mar 2018 01:18:03 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521015483; cv=none; d=google.com; s=arc-20160816; b=hrlRYbQHZb8FefOL7T6O2aLwQc1wF7LrarK/gr3h/MTrM4feuogq3j0hIja6JA3s84 gdkg7TfXhiuw/DjruyST66XTh6+RXwGCiNeyCVGGVCIqwDqi3UdceNkM3CeeF2jkWUqL S/GJfqcYZZVKH4u7ZDSsyet5FblnawPaQXE7JpfNM8tXw1HwZfudXogETdkWHr6IRRG7 MDCAHSs70q2Ia93SodNTyV3vqD5f9G4aO8Qk+ueidZwyk/omgn4hAv+yFHlld7RJimHY TaWnNO8mNqsJ7SdML63aSdCMVFA14E1OFDaXw603hCtjb2rD9T1OdyTALMdKskssVlZD clYw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=Dw3JRUnSP1VMmiSiSpcuOOhzL4UAWIB0z+pTB/XLs88=; b=LZcH4B8jU34cAZwTLfrKEhsnrdNXFXigF+ZSkcBugFD1Xt/hAVzSYfxafkN4cQ8m8c fS1lhlcYAXZXQtAvFXeXmxyPbkpDd+XYgYSi0XFevf1g/K0NeMcjYqQtcSvQAf36kTYE h94zOWC8BgNTv/1dgy3wk9WjV+DDbmz+i9Ug0O14nlFJFvWhb5TxPNJ8J+wm+GCJF64C sX2t6c69g6RbB/JPKnHMkZwr2RI50nCAIL6bh41EbDUFa+GSeAvFPNUNOwDwqStw6Njv A895nvQmFe+IAE5IpU16kJi1HPpmTmapWQyB6wfm+5I2sjuNWp96zd/tg6GHfXr1Drdg wSVQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=PN7OrFBr; dkim=pass header.i=@codeaurora.org header.s=default header.b=Kb4KUMBT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e23si1636281pfn.228.2018.03.14.01.17.49; Wed, 14 Mar 2018 01:18:03 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=PN7OrFBr; dkim=pass header.i=@codeaurora.org header.s=default header.b=Kb4KUMBT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753554AbeCNIPc (ORCPT + 99 others); Wed, 14 Mar 2018 04:15:32 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:34176 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753526AbeCNIPW (ORCPT ); Wed, 14 Mar 2018 04:15:22 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id C244560A60; Wed, 14 Mar 2018 08:15:17 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1521015322; bh=Kt93foMuC7TkNK1xsfzXzZ85GoTJpYYr52bwXlNp32Q=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=PN7OrFBr+v1dqcw5bdzU+tiZ5NRf+4ontmTbnjenLB0oEYigzF2ixBoOYIXye9+/G zdm6wO5TLb84fmu0EYxsu3JsRqbdqz2TnU3Ayx4Lw+u5mzMIGfgOhYrNsqbQjBuvRV ZfXLIC7UGGM/c+L6sGCqYgkd5DSzFVIu4fCX/YKE= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from blr-ubuntu-41.ap.qualcomm.com (blr-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.18.19]) (using TLSv1.1 with cipher ECDHE-RSA-AES128-SHA (128/128 bits)) (No client certificate requested) (Authenticated sender: vivek.gautam@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 8288760848; Wed, 14 Mar 2018 08:15:11 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1521015315; bh=Kt93foMuC7TkNK1xsfzXzZ85GoTJpYYr52bwXlNp32Q=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Kb4KUMBTOMG/zx95fRyzNaZA7bL9wr/2+y9CnYDYMIVN2NIWHntSYOp2lbrM0AVTh scT2wFQO0F4OPjEqJNHdZCvhQom0LSXD29pwe7DLKAze/1gZcbYDj5PC/5MJrvTjXQ IZj7F3qO7FcwCckRMwTXzPopqErfGxCoPcZlIQ9A= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 8288760848 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=vivek.gautam@codeaurora.org From: Vivek Gautam To: joro@8bytes.org, robh+dt@kernel.org, rafael.j.wysocki@intel.com, robin.murphy@arm.com, iommu@lists.linux-foundation.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: mark.rutland@arm.com, will.deacon@arm.com, robdclark@gmail.com, tfiga@chromium.org, sricharan@codeaurora.org, m.szyprowski@samsung.com, architt@codeaurora.org, linux-arm-kernel@lists.infradead.org, linux-arm-msm@vger.kernel.org, vivek.gautam@codeaurora.org Subject: [PATCH v10 5/5] iommu/arm-smmu: Add support for qcom,smmu-v2 variant Date: Wed, 14 Mar 2018 13:44:34 +0530 Message-Id: <20180314081434.30875-6-vivek.gautam@codeaurora.org> X-Mailer: git-send-email 2.16.1.72.g5be1f00a9a70 In-Reply-To: <20180314081434.30875-1-vivek.gautam@codeaurora.org> References: <20180314081434.30875-1-vivek.gautam@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org qcom,smmu-v2 is an arm,smmu-v2 implementation with specific clock and power requirements. This smmu core is used with multiple masters on msm8996, viz. mdss, video, etc. Add bindings for the same. Signed-off-by: Vivek Gautam Reviewed-by: Rob Herring Reviewed-by: Tomasz Figa --- - No change since v9. .../devicetree/bindings/iommu/arm,smmu.txt | 42 ++++++++++++++++++++++ drivers/iommu/arm-smmu.c | 14 ++++++++ 2 files changed, 56 insertions(+) diff --git a/Documentation/devicetree/bindings/iommu/arm,smmu.txt b/Documentation/devicetree/bindings/iommu/arm,smmu.txt index 8a6ffce12af5..7c71a6ed465a 100644 --- a/Documentation/devicetree/bindings/iommu/arm,smmu.txt +++ b/Documentation/devicetree/bindings/iommu/arm,smmu.txt @@ -17,10 +17,19 @@ conditions. "arm,mmu-401" "arm,mmu-500" "cavium,smmu-v2" + "qcom,-smmu-v2", "qcom,smmu-v2" depending on the particular implementation and/or the version of the architecture implemented. + A number of Qcom SoCs use qcom,smmu-v2 version of the IP. + "qcom,-smmu-v2" represents a soc specific compatible + string that should be present along with the "qcom,smmu-v2" + to facilitate SoC specific clocks/power connections and to + address specific bug fixes. + An example string would be - + "qcom,msm8996-smmu-v2", "qcom,smmu-v2". + - reg : Base address and size of the SMMU. - #global-interrupts : The number of global interrupts exposed by the @@ -71,6 +80,22 @@ conditions. or using stream matching with #iommu-cells = <2>, and may be ignored if present in such cases. +- clock-names: List of the names of clocks input to the device. The + required list depends on particular implementation and + is as follows: + - for "qcom,smmu-v2": + - "bus": clock required for downstream bus access and + for the smmu ptw, + - "iface": clock required to access smmu's registers + through the TCU's programming interface. + - unspecified for other implementations. + +- clocks: Specifiers for all clocks listed in the clock-names property, + as per generic clock bindings. + +- power-domains: Specifiers for power domains required to be powered on for + the SMMU to operate, as per generic power domain bindings. + ** Deprecated properties: - mmu-masters (deprecated in favour of the generic "iommus" binding) : @@ -137,3 +162,20 @@ conditions. iommu-map = <0 &smmu3 0 0x400>; ... }; + + /* Qcom's arm,smmu-v2 implementation */ + smmu4: iommu { + compatible = "qcom,msm8996-smmu-v2", "qcom,smmu-v2"; + reg = <0xd00000 0x10000>; + + #global-interrupts = <1>; + interrupts = , + , + ; + #iommu-cells = <1>; + power-domains = <&mmcc MDSS_GDSC>; + + clocks = <&mmcc SMMU_MDP_AXI_CLK>, + <&mmcc SMMU_MDP_AHB_CLK>; + clock-names = "bus", "iface"; + }; diff --git a/drivers/iommu/arm-smmu.c b/drivers/iommu/arm-smmu.c index 4cf270ffd449..03750ba15224 100644 --- a/drivers/iommu/arm-smmu.c +++ b/drivers/iommu/arm-smmu.c @@ -119,6 +119,7 @@ enum arm_smmu_implementation { GENERIC_SMMU, ARM_MMU500, CAVIUM_SMMUV2, + QCOM_SMMUV2, }; struct arm_smmu_s2cr { @@ -1995,6 +1996,17 @@ ARM_SMMU_MATCH_DATA(arm_mmu401, ARM_SMMU_V1_64K, GENERIC_SMMU); ARM_SMMU_MATCH_DATA(arm_mmu500, ARM_SMMU_V2, ARM_MMU500); ARM_SMMU_MATCH_DATA(cavium_smmuv2, ARM_SMMU_V2, CAVIUM_SMMUV2); +static const char * const qcom_smmuv2_clks[] = { + "bus", "iface", +}; + +static const struct arm_smmu_match_data qcom_smmuv2 = { + .version = ARM_SMMU_V2, + .model = QCOM_SMMUV2, + .clks = qcom_smmuv2_clks, + .num_clks = ARRAY_SIZE(qcom_smmuv2_clks), +}; + static const struct of_device_id arm_smmu_of_match[] = { { .compatible = "arm,smmu-v1", .data = &smmu_generic_v1 }, { .compatible = "arm,smmu-v2", .data = &smmu_generic_v2 }, @@ -2002,6 +2014,7 @@ static const struct of_device_id arm_smmu_of_match[] = { { .compatible = "arm,mmu-401", .data = &arm_mmu401 }, { .compatible = "arm,mmu-500", .data = &arm_mmu500 }, { .compatible = "cavium,smmu-v2", .data = &cavium_smmuv2 }, + { .compatible = "qcom,smmu-v2", .data = &qcom_smmuv2 }, { }, }; MODULE_DEVICE_TABLE(of, arm_smmu_of_match); @@ -2376,6 +2389,7 @@ IOMMU_OF_DECLARE(arm_mmu400, "arm,mmu-400"); IOMMU_OF_DECLARE(arm_mmu401, "arm,mmu-401"); IOMMU_OF_DECLARE(arm_mmu500, "arm,mmu-500"); IOMMU_OF_DECLARE(cavium_smmuv2, "cavium,smmu-v2"); +IOMMU_OF_DECLARE(qcom_smmuv2, "qcom,smmu-v2"); MODULE_DESCRIPTION("IOMMU API for ARM architected SMMU implementations"); MODULE_AUTHOR("Will Deacon "); -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation