Received: by 10.213.65.68 with SMTP id h4csp39249imn; Thu, 15 Mar 2018 08:55:52 -0700 (PDT) X-Google-Smtp-Source: AG47ELvTFvDUYNeMcAfZjeTPxowDoe3DUmnNtpsxrn+CfZEsYIrAHpLz1W34uksEW4/BQpxvF0QJ X-Received: by 2002:a17:902:9045:: with SMTP id w5-v6mr8895457plz.104.1521129352477; Thu, 15 Mar 2018 08:55:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521129352; cv=none; d=google.com; s=arc-20160816; b=FsJLQrXFV024TNVVi/g9K3Drjgf9ydsMJVY7EJtGF8sE7zM6fPTnkweRT/OJsYwnfD k2CaMdS3SRMCOGqOvTTPbFqGNYuY87VFCV/WTUuYanidwf3XGlUJugp3T7PcZ+FmQmKW ep+OWWL+zFpXCPSjHqV43xhi787Lv8SUBNcYt6hhby6I6or550eg+qR0uO93nhTceJfN 7JOkoUJhSCARNR3K6+ISiFF5kHRtJXbgvuEFsiVYZBGZc4Az1bylBpxrGzq4ofj+Qm4H PKeMMTdbVhbt4c3QIb3o6NYOrGHQ2K/awyHl2w65VkpinMklwccWiyKfDGnzWxxq/O5T tcqg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=b4LyYdOJek3v9r3tB0GCxkm7ym+Xc/Y/VjwEszIsmqI=; b=FBMvMfiT/BXZ5dTVdJRTHQ31yWI6zcDg+rtl8c9Y0Lp+KM94c/mmiDvbvJvu2jiZLt QdO6BTJOomCU/3Dis8cAjqwrKblWjl49SfAFTNoFeYz0rEsD3KODSWLJRuIJvwRjBS4F wTTKg69Tc+klfhwQjf6aGytBTF4zTu2M9rgrVidUc5p29x9xvs5zytIDdjSzm97aaXsm uT5S4XlaLQO4RgpS8jad3Wgb3FPMgGXh2AFEYFnL8238hxnhLixWL0f42ExN/GeEdseu FmIGlMscKGmzcG4o90N4l47A2DFi7+K3YkAZMA6tBj9UbNR/HA5AX/dplMndFsRj9Rk1 U2xA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=redhat.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w34-v6si4153615pla.319.2018.03.15.08.55.38; Thu, 15 Mar 2018 08:55:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=redhat.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932751AbeCOPxY (ORCPT + 99 others); Thu, 15 Mar 2018 11:53:24 -0400 Received: from mx3-rdu2.redhat.com ([66.187.233.73]:51868 "EHLO mx1.redhat.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S932404AbeCOPxU (ORCPT ); Thu, 15 Mar 2018 11:53:20 -0400 Received: from smtp.corp.redhat.com (int-mx05.intmail.prod.int.rdu2.redhat.com [10.11.54.5]) (using TLSv1.2 with cipher AECDH-AES256-SHA (256/256 bits)) (No client certificate requested) by mx1.redhat.com (Postfix) with ESMTPS id 7445F4023141; Thu, 15 Mar 2018 15:53:19 +0000 (UTC) Received: from [10.13.129.233] (dhcp129-233.rdu.redhat.com [10.13.129.233]) by smtp.corp.redhat.com (Postfix) with ESMTP id 01EB1C1234; Thu, 15 Mar 2018 15:53:19 +0000 (UTC) Subject: Re: [PATCH] perf vendor events arm64: Enable JSON events for ThunderX2 B0 To: Ganapatrao Kulkarni Cc: Arnaldo Carvalho de Melo , mark.rutland@arm.com, Alexander Shishkin , John Garry , Will Deacon , linux-kernel@vger.kernel.org, Peter Zijlstra , Robert Richter , Ingo Molnar , jnair@caviumnetworks.com, Ganapatrao Kulkarni , Jiri Olsa , linux-arm-kernel@lists.infradead.org References: <20180307110803.32418-1-ganapatrao.kulkarni@cavium.com> <3384d33f-c927-740a-97f1-b20775ef2c7b@redhat.com> <20180307143832.GJ3701@kernel.org> <52328144-3a2a-af03-273b-3a2f3bdadda6@redhat.com> From: William Cohen Message-ID: <2a84ec0e-dc8c-7e2e-64e5-4ea48ba6da49@redhat.com> Date: Thu, 15 Mar 2018 11:53:18 -0400 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:52.0) Gecko/20100101 Thunderbird/52.6.0 MIME-Version: 1.0 In-Reply-To: Content-Type: text/plain; charset=utf-8 Content-Language: en-MW Content-Transfer-Encoding: 7bit X-Scanned-By: MIMEDefang 2.79 on 10.11.54.5 X-Greylist: Sender IP whitelisted, not delayed by milter-greylist-4.5.16 (mx1.redhat.com [10.11.55.6]); Thu, 15 Mar 2018 15:53:19 +0000 (UTC) X-Greylist: inspected by milter-greylist-4.5.16 (mx1.redhat.com [10.11.55.6]); Thu, 15 Mar 2018 15:53:19 +0000 (UTC) for IP:'10.11.54.5' DOMAIN:'int-mx05.intmail.prod.int.rdu2.redhat.com' HELO:'smtp.corp.redhat.com' FROM:'wcohen@redhat.com' RCPT:'' Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 03/07/2018 11:14 PM, Ganapatrao Kulkarni wrote: > On Thu, Mar 8, 2018 at 12:01 AM, William Cohen wrote: >> On 03/07/2018 12:35 PM, Ganapatrao Kulkarni wrote: >>> Hi Will Cohen, >>> >>> On Wed, Mar 7, 2018 at 8:08 PM, Arnaldo Carvalho de Melo >>> wrote: >>>> Em Wed, Mar 07, 2018 at 09:32:05AM -0500, William Cohen escreveu: >>>>> On 03/07/2018 06:08 AM, Ganapatrao Kulkarni wrote: >>>>>> There is MIDR change on ThunderX2 B0, adding an entry to mapfile >>>>>> to enable JSON events for B0. >>>>>> >>>>>> Signed-off-by: Ganapatrao Kulkarni >>>> >>>> Ganapatrao, can you please take this in consideration and if agreeing >>>> send a v2 patch? >>>> >>>> With that I can add an Acked-by: wcohen, Right? >>>> >>>> - Arnaldo >>>>>> --- >>>>>> tools/perf/pmu-events/arch/arm64/mapfile.csv | 1 + >>>>>> 1 file changed, 1 insertion(+) >>>>>> >>>>>> diff --git a/tools/perf/pmu-events/arch/arm64/mapfile.csv b/tools/perf/pmu-events/arch/arm64/mapfile.csv >>>>>> index e61c9ca..93c5d14 100644 >>>>>> --- a/tools/perf/pmu-events/arch/arm64/mapfile.csv >>>>>> +++ b/tools/perf/pmu-events/arch/arm64/mapfile.csv >>>>>> @@ -13,4 +13,5 @@ >>>>>> # >>>>>> #Family-model,Version,Filename,EventType >>>>>> 0x00000000420f5160,v1,cavium,core >>>>>> +0x00000000430f0af0,v1,cavium,core >>>>>> 0x00000000410fd03[[:xdigit:]],v1,cortex-a53,core >>>>>> >>>>> >>>>> Hi, >>>>> Like the cortex-a53 the last digit '0' of the match for the MIDR should be replaced with [[:xdigit:]] to allow for possible future revisions of chip: >>> >>> for arm64 implementation, bits 3:0(Revision) and bits 23:20(Variant) >>> are ignored/dont-care. >> >> Thanks for pointing that out. See the code masking out those bits in linux/toos/perf/arch/util/header.c. For the ppc64 it just copies the equivalent of the MIDR including the revision bits. Thus, the need for regular expression matching to avoid having to create a new entry for each revision. > > It is same for arm64 too, there is no need to add an entry for every > revision change, need to add when part number changes. > This patch is not intended to add entry for revision change, the fact > of the matter is that, there is complete MIDR change (vulcan to > thunderx2) in B0. > as per current arm64 > implementation(.tools/perf/arch/arm64/util/header.c), it is not > required to have any dontcare marking in mapfile for revision/variant > bits. > > thanks > Ganapat Hi Ganapat, Would it make more sense to pass the MIDR value unmodified and then use regular expressions in mapfile.csv to match the values? If an event on a particular processor revision is broken or unusable it can be excluded from the list of events with a corrected list of events. There certainly have been errata listing events that do not work on specific revisions of armv8 processor implementations. -Will