Received: by 10.213.65.68 with SMTP id h4csp126603imn; Thu, 15 Mar 2018 19:59:14 -0700 (PDT) X-Google-Smtp-Source: AG47ELtp+ju7OQLriKKwsD//0IVIWmKZAJn6LqPi6u0pP2urY1dHKN3mvF08m8exmJo6qcgN2oft X-Received: by 10.99.111.196 with SMTP id k187mr165064pgc.360.1521169154811; Thu, 15 Mar 2018 19:59:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521169154; cv=none; d=google.com; s=arc-20160816; b=zfhudQJm7whjN5idC22PkUoyDEOy7g/6j/HDDsvRnYX7hhw3UGK3JokhNu4Jofyu9x GnTXlxTFiSrA8KUjO1B97f3PSrfsVdRh7jbJQjMMpJy4vm4w94S6W78ZMftBRnuKvq26 hbJqcihsPgA2gLckSmHf+BpDbC3wFI8w0/qWeWGWW+K+0PIeQ6qD/zTUeG94kX9CQIPv vdgKLwlZdQnOv9WAPTYstaFWB9lSqG35L48mxWOLSlVJ31+PaNYYlULzBQQYaXyKEpZS I/PS2dWpJJ4Df4izoi1UjrluoyB0OrEmCKFcOrxxIHmYC5mjav1pP7txPzGa7jvE53Ov CMCg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=FDgpefstGk/+esNsDfukaRNxkrNUo1v5rdDfu1+p7wM=; b=KW3LCxW7KW0XoupTM9E6kXIqpX9umXJLyGk/Kd8WJ+wJeU/fzUPYHV7qCoft3OKvlU vLVpnm2kZPzV8PziIsmFGTfCTosiIzyQlDJzJr93To449Dhyufz22GXU85ckj+jYw146 VIkqe6vi2v5S2eA6Y0f7yQJQUM83FJs282HdobpjUW/95tiz8PQiqsEvoBJjnymQN95d dlYP4zvk3+AhCSVM/x2s98amBdHWfWnijCMN0cltknMaIDIYc5KwoGHcRNBePRKOq0nn bKsuOIO5fQUpR8U1yjygtgeHnMDXK8FSC/wfMw36DF9GIm0JMgVB5GqzYgldM601X2qf agZQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@lechnology.com header.s=default header.b=rR189I9C; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x32-v6si5384945pld.591.2018.03.15.19.59.00; Thu, 15 Mar 2018 19:59:14 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail header.i=@lechnology.com header.s=default header.b=rR189I9C; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S933317AbeCPC5Q (ORCPT + 99 others); Thu, 15 Mar 2018 22:57:16 -0400 Received: from vern.gendns.com ([206.190.152.46]:55455 "EHLO vern.gendns.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S933064AbeCPCxv (ORCPT ); Thu, 15 Mar 2018 22:53:51 -0400 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lechnology.com; s=default; h=References:In-Reply-To:Message-Id:Date:Subject :Cc:To:From:Sender:Reply-To:MIME-Version:Content-Type: Content-Transfer-Encoding:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Id: List-Help:List-Unsubscribe:List-Subscribe:List-Post:List-Owner:List-Archive; bh=FDgpefstGk/+esNsDfukaRNxkrNUo1v5rdDfu1+p7wM=; b=rR189I9CKQbQ+YGx9vanutWLZ T+OGR1JhaKWr2Sg4tJfRltmcFgW7RkoCo6IM4phzQXEelXVhOQuNNGsxP9nohWTZZyCk3QjLCWXyM ggsMBBIursuUfblktFBVrMfSPhnwHGEq+K0PB7Z9Og/+iQr9qEX49ydwlVBk5CSGTizbacxTqhoYL Oze7yE/E/vE/JYgCEt/OYoRVNH7dlL6Rj2a8GwNLSSEvayC31xY/tzGNzXn5dviYklY3joUi1Zg/v j9ajq7SshvOb9kOEEtAx+pvsu9nxkGTrHu2IwauLxX6LioxwlGOJVlw4JN6peV1F8UKXe4ct/1Dq4 GPxT7pmGw==; Received: from 108-198-5-147.lightspeed.okcbok.sbcglobal.net ([108.198.5.147]:44986 helo=freyr.lechnology.com) by vern.gendns.com with esmtpsa (TLSv1.2:ECDHE-RSA-AES128-SHA256:128) (Exim 4.89_1) (envelope-from ) id 1ewfTC-002UlD-JF; Thu, 15 Mar 2018 22:51:50 -0400 From: David Lechner To: linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org Cc: Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Sekhar Nori , Kevin Hilman , Bartosz Golaszewski , Adam Ford , linux-kernel@vger.kernel.org, David Lechner Subject: [PATCH v8 17/42] dt-bindings: clock: Add bindings for DA8XX CFGCHIP clocks Date: Thu, 15 Mar 2018 21:52:33 -0500 Message-Id: <1521168778-27236-18-git-send-email-david@lechnology.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1521168778-27236-1-git-send-email-david@lechnology.com> References: <1521168778-27236-1-git-send-email-david@lechnology.com> X-AntiAbuse: This header was added to track abuse, please include it with any abuse report X-AntiAbuse: Primary Hostname - vern.gendns.com X-AntiAbuse: Original Domain - vger.kernel.org X-AntiAbuse: Originator/Caller UID/GID - [47 12] / [47 12] X-AntiAbuse: Sender Address Domain - lechnology.com X-Get-Message-Sender-Via: vern.gendns.com: authenticated_id: davidmain+lechnology.com/only user confirmed/virtual account not confirmed X-Authenticated-Sender: vern.gendns.com: davidmain@lechnology.com X-Source: X-Source-Args: X-Source-Dir: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds a new binding for the clocks present in the CFGCHIP syscon registers in TI DA8XX SoCs. Signed-off-by: David Lechner Reviewed-by: Rob Herring --- v8 changes: - none v7 changes: - none v6 changes: - combine "dt-bindings: clock: Add bindings for DA8XX CFGCHIP gate clocks", "dt-bindings: clock: Add binding for TI DA8XX CFGCHIP mux clocks" and "dt-bindings: clock: Add bindings for TI DA8XX USB PHY clocks" into a single file containing all CFGCHIP clocks bindings - added compatible = "ti,da830-div4p5ena" - added compatible = "ti,da850-async1-clksrc" - renamed other compatible strings - changed and added some clk-names strings - USB PHY clocks are combined into a single node with #clock-cells = <1> .../bindings/clock/ti/davinci/da8xx-cfgchip.txt | 93 ++++++++++++++++++++++ 1 file changed, 93 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/ti/davinci/da8xx-cfgchip.txt diff --git a/Documentation/devicetree/bindings/clock/ti/davinci/da8xx-cfgchip.txt b/Documentation/devicetree/bindings/clock/ti/davinci/da8xx-cfgchip.txt new file mode 100644 index 0000000..1e03dce --- /dev/null +++ b/Documentation/devicetree/bindings/clock/ti/davinci/da8xx-cfgchip.txt @@ -0,0 +1,93 @@ +Binding for TI DA8XX/OMAP-L13X/AM17XX/AM18XX CFGCHIP clocks + +TI DA8XX/OMAP-L13X/AM17XX/AM18XX SoCs contain a general purpose set of +registers call CFGCHIPn. Some of these registers function as clock +gates. This document describes the bindings for those clocks. + +All of the clock nodes described below must be child nodes of a CFGCHIP node +(compatible = "ti,da830-cfgchip"). + +USB PHY clocks +-------------- +Required properties: +- compatible: shall be "ti,da830-usb-phy-clocks". +- #clock-cells: from common clock binding; shall be set to 1. +- clocks: phandles to the parent clocks corresponding to clock-names +- clock-names: shall be "fck", "usb_refclkin", "auxclk" + +This node provides two clocks. The clock at index 0 is the USB 2.0 PHY 48MHz +clock and the clock at index 1 is the USB 1.1 PHY 48MHz clock. + +eHRPWM Time Base Clock (TBCLK) +------------------------------ +Required properties: +- compatible: shall be "ti,da830-tbclksync". +- #clock-cells: from common clock binding; shall be set to 0. +- clocks: phandle to the parent clock +- clock-names: shall be "fck" + +PLL DIV4.5 divider +------------------ +Required properties: +- compatible: shall be "ti,da830-div4p5ena". +- #clock-cells: from common clock binding; shall be set to 0. +- clocks: phandle to the parent clock +- clock-names: shall be "pll0_pllout" + +EMIFA clock source (ASYNC1) +--------------------------- +Required properties: +- compatible: shall be "ti,da850-async1-clksrc". +- #clock-cells: from common clock binding; shall be set to 0. +- clocks: phandles to the parent clocks corresponding to clock-names +- clock-names: shall be "pll0_sysclk3", "div4.5" + +ASYNC3 clock source +------------------- +Required properties: +- compatible: shall be "ti,da850-async3-clksrc". +- #clock-cells: from common clock binding; shall be set to 0. +- clocks: phandles to the parent clocks corresponding to clock-names +- clock-names: shall be "pll0_sysclk2", "pll1_sysclk2" + +Examples: + + cfgchip: syscon@1417c { + compatible = "ti,da830-cfgchip", "syscon", "simple-mfd"; + reg = <0x1417c 0x14>; + + usb_phy_clk: usb-phy-clocks { + compatible = "ti,da830-usb-phy-clocks"; + #clock-cells = <1>; + clocks = <&psc1 1>, <&usb_refclkin>, <&pll0_auxclk>; + clock-names = "fck", "usb_refclkin", "auxclk"; + }; + ehrpwm_tbclk: ehrpwm_tbclk { + compatible = "ti,da830-tbclksync"; + #clock-cells = <0>; + clocks = <&psc1 17>; + clock-names = "fck"; + }; + div4p5_clk: div4.5 { + compatible = "ti,da830-div4p5ena"; + #clock-cells = <0>; + clocks = <&pll0_pllout>; + clock-names = "pll0_pllout"; + }; + async1_clk: async1 { + compatible = "ti,da850-async1-clksrc"; + #clock-cells = <0>; + clocks = <&pll0_sysclk 3>, <&div4p5_clk>; + clock-names = "pll0_sysclk3", "div4.5"; + }; + async3_clk: async3 { + compatible = "ti,da850-async3-clksrc"; + #clock-cells = <0>; + clocks = <&pll0_sysclk 2>, <&pll1_sysclk 2>; + clock-names = "pll0_sysclk2", "pll1_sysclk2"; + }; + }; + +Also see: +- Documentation/devicetree/bindings/clock/clock-bindings.txt + -- 2.7.4