Received: by 10.213.65.68 with SMTP id h4csp328222imn; Fri, 16 Mar 2018 04:31:32 -0700 (PDT) X-Google-Smtp-Source: AG47ELucI3QMonNYxUF14KBU3kidZqMwBNXvtSa7fzSaZAZLhDr7SeH9Ci45vGi+Cg7Y/Uw+KJ0p X-Received: by 10.101.66.1 with SMTP id c1mr1193754pgq.137.1521199892441; Fri, 16 Mar 2018 04:31:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521199892; cv=none; d=google.com; s=arc-20160816; b=ClLB5gFmqNjoLFiPI+vCkk6hrYAOPWbrzs58abYL0FnSS7+xw00dW+OXzDKHaxKI3J ib9l4xc9l9O1FhM9c64r4XOKOKSxXXLDm2FQy76G5Oa40GhZG1ZEKUTIkDdspi3nXflu Aov7Oyfo7U+RFF/FQ2sPLuAR+CRduXjfOBZ/2IjV0PI16i0IPGOgpEZe7oiHveqKogpP AS6ysQGlB9fvUHNIKEK/GpthoeHdVqSTcyq+jJwWyTm/XHEiqW0NE/aoqV657u8y5rK3 x/RdK5NKlCppg/1Ky6j2Wr2FgvSsoW6PhO0lHvxAaidD1sPtKAT76R8Rr5+MMc6FkCXl 9y8Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:message-id:references :in-reply-to:subject:cc:to:from:date:content-transfer-encoding :mime-version:dkim-signature:dkim-signature :arc-authentication-results; bh=2ulbxWMHMcS4jpBOc0Et46cfOnSEt+UVk0aIcOt7mSQ=; b=wyg6UYEAWpDs6t6tW2tQo9DXhm3tnHc7eIyJoAsPh0bQDjsIG8MZYzKd8rgUdzmG2F XsFc6mWG5Q6ry+YJbph7riPbQ+11jGUFM1PfE8EW/drNB012k3JjAPShrETwTLMHWSdj AXIaCmEP8Fe3TAM5BodAtUTstaehSlq2+iyY65qFBo8liSclAC3+DRQzESNOdeI+k9Bt KPyfVlzbH2lYYn43ARi+44W59un4EjzTuqSq1tpfDHnDG9xUQ1vwFNp0l3xyWGDFcd/e fEJI+3Odeav2+hqI6XbN8mMcyhzk3AXFiLt6SCMCly/VCBLLWdccEf3HcB2g7tbiBEX9 fP2A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Ykryuniy; dkim=pass header.i=@codeaurora.org header.s=default header.b=oZC56CB5; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 5-v6si5976798plf.396.2018.03.16.04.31.17; Fri, 16 Mar 2018 04:31:32 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Ykryuniy; dkim=pass header.i=@codeaurora.org header.s=default header.b=oZC56CB5; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753613AbeCPLaA (ORCPT + 99 others); Fri, 16 Mar 2018 07:30:00 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:33146 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751888AbeCPL36 (ORCPT ); Fri, 16 Mar 2018 07:29:58 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id D7B0160592; Fri, 16 Mar 2018 11:29:57 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1521199797; bh=6s8QyIyKRjZAzuEo9F44XfRz7JIboV0YFyyDgi5xlzs=; h=Date:From:To:Cc:Subject:In-Reply-To:References:From; b=Ykryuniyg8nLbAi1a9JKzkhhArvOhv154ScfegKyvP/oABEL+fJyIci/KWJ0is6gY VfFGiCfJYA1QOv0/1O+++KFeJgp/RHvbiqpbur+bfeoAfWaGf7hlZsVY508jc9DStH VbHEHDG5Ss7rnaqFzOMwtKNvxcthdTvtr7OOhiSc= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) by smtp.codeaurora.org (Postfix) with ESMTP id D9A9B60591; Fri, 16 Mar 2018 11:29:56 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1521199796; bh=6s8QyIyKRjZAzuEo9F44XfRz7JIboV0YFyyDgi5xlzs=; h=Date:From:To:Cc:Subject:In-Reply-To:References:From; b=oZC56CB5Uu74YaDhQzdEzh/b2PC/xIOpAN3Q9KeKSSygHLxx1TreFNc1uACLIS+Dw 6HHtkhf/Pgep0cRHY+oCoD270lqKegZHYTbjaBMN+zWPpCFJy9nbXEv/Yd0GO7NVFY ME+AI//B/ozLvb4N+AjpElMh4jJ+6Pup5DzXQwsU= MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII; format=flowed Content-Transfer-Encoding: 7bit Date: Fri, 16 Mar 2018 16:59:56 +0530 From: Abhishek Sahu To: Sricharan R Cc: robh+dt@kernel.org, robh@kernel.org, mark.rutland@arm.com, linux@armlinux.org.uk, andy.gross@linaro.org, david.brown@linaro.org, catalin.marinas@arm.com, will.deacon@arm.com, sboyd@codeaurora.org, bjorn.andersson@linaro.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org Subject: Re: [PATCH v2 02/13] ARM: dts: ipq4019: Add a few peripheral nodes In-Reply-To: <1521193101-4586-3-git-send-email-sricharan@codeaurora.org> References: <1521193101-4586-1-git-send-email-sricharan@codeaurora.org> <1521193101-4586-3-git-send-email-sricharan@codeaurora.org> Message-ID: <663e744bc9d77fc9c7fac1d8e450c5aa@codeaurora.org> X-Sender: absahu@codeaurora.org User-Agent: Roundcube Webmail/1.2.5 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2018-03-16 15:08, Sricharan R wrote: > Now with the driver updates for some peripherals being there, > add i2c, spi, pcie, bam, qpic-nand, scm nodes to enhance the available > peripheral support. > > Signed-off-by: Sricharan R Reviewed-by: Abhishek Sahu > --- > arch/arm/boot/dts/qcom-ipq4019.dtsi | 134 > ++++++++++++++++++++++++++++++++++++ > 1 file changed, 134 insertions(+) > > diff --git a/arch/arm/boot/dts/qcom-ipq4019.dtsi > b/arch/arm/boot/dts/qcom-ipq4019.dtsi > index 10d112a..e38fffa 100644 > --- a/arch/arm/boot/dts/qcom-ipq4019.dtsi > +++ b/arch/arm/boot/dts/qcom-ipq4019.dtsi > @@ -25,7 +25,9 @@ > > aliases { > spi0 = &spi_0; > + spi1 = &spi_1; > i2c0 = &i2c_0; > + i2c1 = &i2c_1; > }; > > cpus { > @@ -104,6 +106,12 @@ > }; > }; > > + firmware { > + scm { > + compatible = "qcom,scm-ipq4019"; > + }; > + }; > + > timer { > compatible = "arm,armv7-timer"; > interrupts = <1 2 0xf08>, > @@ -172,6 +180,22 @@ > clock-names = "core", "iface"; > #address-cells = <1>; > #size-cells = <0>; > + dmas = <&blsp_dma 5>, <&blsp_dma 4>; > + dma-names = "rx", "tx"; > + status = "disabled"; > + }; > + > + spi_1: spi@78b6000 { /* BLSP1 QUP2 */ > + compatible = "qcom,spi-qup-v2.2.1"; > + reg = <0x78b6000 0x600>; > + interrupts = ; > + clocks = <&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>, > + <&gcc GCC_BLSP1_AHB_CLK>; > + clock-names = "core", "iface"; > + #address-cells = <1>; > + #size-cells = <0>; > + dmas = <&blsp_dma 7>, <&blsp_dma 6>; > + dma-names = "rx", "tx"; > status = "disabled"; > }; > > @@ -184,9 +208,24 @@ > clock-names = "iface", "core"; > #address-cells = <1>; > #size-cells = <0>; > + dmas = <&blsp_dma 9>, <&blsp_dma 8>; > + dma-names = "rx", "tx"; > status = "disabled"; > }; > > + i2c_1: i2c@78b8000 { /* BLSP1 QUP4 */ > + compatible = "qcom,i2c-qup-v2.2.1"; > + reg = <0x78b8000 0x600>; > + interrupts = ; > + clocks = <&gcc GCC_BLSP1_AHB_CLK>, > + <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>; > + clock-names = "iface", "core"; > + #address-cells = <1>; > + #size-cells = <0>; > + dmas = <&blsp_dma 11>, <&blsp_dma 10>; > + dma-names = "rx", "tx"; > + status = "disabled"; > + }; > > cryptobam: dma@8e04000 { > compatible = "qcom,bam-v1.7.0"; > @@ -293,6 +332,101 @@ > reg = <0x4ab000 0x4>; > }; > > + pcie0: pci@40000000 { > + compatible = "qcom,pcie-ipq4019", "snps,dw-pcie"; > + reg = <0x40000000 0xf1d > + 0x40000f20 0xa8 > + 0x80000 0x2000 > + 0x40100000 0x1000>; > + reg-names = "dbi", "elbi", "parf", "config"; > + device_type = "pci"; > + linux,pci-domain = <0>; > + bus-range = <0x00 0xff>; > + num-lanes = <1>; > + #address-cells = <3>; > + #size-cells = <2>; > + > + ranges = <0x81000000 0 0x40200000 0x40200000 0 0x00100000 > + 0x82000000 0 0x48000000 0x48000000 0 0x10000000>; > + > + interrupts = ; > + interrupt-names = "msi"; > + #interrupt-cells = <1>; > + interrupt-map-mask = <0 0 0 0x7>; > + interrupt-map = <0 0 0 1 &intc 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_a > */ > + <0 0 0 2 &intc 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_b */ > + <0 0 0 3 &intc 0 144 IRQ_TYPE_LEVEL_HIGH>, /* int_c */ > + <0 0 0 4 &intc 0 145 IRQ_TYPE_LEVEL_HIGH>; /* int_d */ > + clocks = <&gcc GCC_PCIE_AHB_CLK>, > + <&gcc GCC_PCIE_AXI_M_CLK>, > + <&gcc GCC_PCIE_AXI_S_CLK>; > + clock-names = "aux", > + "master_bus", > + "slave_bus"; > + > + resets = <&gcc PCIE_AXI_M_ARES>, > + <&gcc PCIE_AXI_S_ARES>, > + <&gcc PCIE_PIPE_ARES>, > + <&gcc PCIE_AXI_M_VMIDMT_ARES>, > + <&gcc PCIE_AXI_S_XPU_ARES>, > + <&gcc PCIE_PARF_XPU_ARES>, > + <&gcc PCIE_PHY_ARES>, > + <&gcc PCIE_AXI_M_STICKY_ARES>, > + <&gcc PCIE_PIPE_STICKY_ARES>, > + <&gcc PCIE_PWR_ARES>, > + <&gcc PCIE_AHB_ARES>, > + <&gcc PCIE_PHY_AHB_ARES>; > + reset-names = "axi_m", > + "axi_s", > + "pipe", > + "axi_m_vmid", > + "axi_s_xpu", > + "parf", > + "phy", > + "axi_m_sticky", > + "pipe_sticky", > + "pwr", > + "ahb", > + "phy_ahb"; > + > + status = "disabled"; > + }; > + > + qpic_bam: dma@7984000 { > + compatible = "qcom,bam-v1.7.0"; > + reg = <0x7984000 0x1a000>; > + interrupts = ; > + clocks = <&gcc GCC_QPIC_CLK>; > + clock-names = "bam_clk"; > + #dma-cells = <1>; > + qcom,ee = <0>; > + status = "disabled"; > + }; > + > + nand: qpic-nand@79b0000 { > + compatible = "qcom,ipq4019-nand"; > + reg = <0x79b0000 0x1000>; > + #address-cells = <1>; > + #size-cells = <0>; > + clocks = <&gcc GCC_QPIC_CLK>, > + <&gcc GCC_QPIC_AHB_CLK>; > + clock-names = "core", "aon"; > + > + dmas = <&qpic_bam 0>, > + <&qpic_bam 1>, > + <&qpic_bam 2>; > + dma-names = "tx", "rx", "cmd"; > + status = "disabled"; > + > + nand@0 { > + reg = <0>; > + > + nand-ecc-strength = <4>; > + nand-ecc-step-size = <512>; > + nand-bus-width = <8>; > + }; > + }; > + > wifi0: wifi@a000000 { > compatible = "qcom,ipq4019-wifi"; > reg = <0xa000000 0x200000>;