Received: by 10.213.65.68 with SMTP id h4csp582153imn; Tue, 20 Mar 2018 10:07:33 -0700 (PDT) X-Google-Smtp-Source: AG47ELv5Gixlu0Yi3rOkwOpMjQz9+vJAUGwHbmBHTjC4j09HeDK0Y5YVhwlRV06lpNNM7kWTeVc4 X-Received: by 2002:a17:902:5716:: with SMTP id k22-v6mr17226549pli.229.1521565652989; Tue, 20 Mar 2018 10:07:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521565652; cv=none; d=google.com; s=arc-20160816; b=z/oLJZPFxORluaTeIb2jjLRjWrxJwbsOOJaDl2TZSsn7LsYYyluiu0SqkCtkyWgEt/ F4iRbEhnE0NN6IVVEhxzUwoOsvhmZ45vMopwnUDhbFJCvbO96HlU1s3OgHUMfNRLMUOa C2OnQEpbn1HH4Isps/A+WfkXd2uuR4AEwbIaMeQcU7gFZTYNM49FLerF31ZgO3gHL7S7 iq+ftbdxzSRLQnFeH1ivkllJXm4oe2XyDG7OoF6lyLf5hjTOQQ45P54HcRxb7qCaLDkb Ywe5F1wrqudAeKS5mvXXBe8bjbHF9xNPzmMFzf8wl0W0Vwr+45TGbZwmB/S6cbJ2KHOA 4osg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:date:subject:user-agent:message-id :references:cc:in-reply-to:from:to:content-transfer-encoding :mime-version:dmarc-filter:arc-authentication-results; bh=1q0jr9a71S/PM//yy4ahGRoDmQyKrxRNYJbzJVGTERk=; b=pmr0CaAKzN05qkbtYMzS2k+IfR4A5XRjsWRu44FMX0XSCOgnRgmGgWhWPoIXFEqNk/ sktoRd90Gyn3BrQy0ABtkPasCwiXOszuhlUxX+Pc3edQJEelZfViiq5E9058+JetFeEg IrP+onqMJMxsHxYRGLev2wFfeBfj75wNFouQN3PlB7cE5Vx5taKv4NYG/0Ul+7E65mUu X07fMRVxSVGrQOyPVC+Y4Z3aDho4n12MNGDPFYolQRinqX1Na3Ym4fGcjELMpC66PJY5 rRapmTJ0rglfJp9n0UyfANHKW1lCYZu4B1IBC1K0BuOkrvUd0EaQM/1rjulfSyjcup+B ceqQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b67si1414149pga.503.2018.03.20.10.07.17; Tue, 20 Mar 2018 10:07:32 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752360AbeCTREm convert rfc822-to-8bit (ORCPT + 99 others); Tue, 20 Mar 2018 13:04:42 -0400 Received: from mail.kernel.org ([198.145.29.99]:49136 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752323AbeCTREc (ORCPT ); Tue, 20 Mar 2018 13:04:32 -0400 Received: from localhost (unknown [104.132.1.75]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 66299217D9; Tue, 20 Mar 2018 17:04:31 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 66299217D9 Authentication-Results: mail.kernel.org; dmarc=none (p=none dis=none) header.from=kernel.org Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=sboyd@kernel.org Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 8BIT To: David Lechner , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-clk@vger.kernel.org From: Stephen Boyd In-Reply-To: <1521168778-27236-20-git-send-email-david@lechnology.com> Cc: Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , Sekhar Nori , Kevin Hilman , Bartosz Golaszewski , Adam Ford , linux-kernel@vger.kernel.org, David Lechner References: <1521168778-27236-1-git-send-email-david@lechnology.com> <1521168778-27236-20-git-send-email-david@lechnology.com> Message-ID: <152156547084.183971.9281090286646445572@swboyd.mtv.corp.google.com> User-Agent: alot/0.7 Subject: Re: [PATCH v8 19/42] clk: davinci: cfgchip: Add TI DA8XX USB PHY clocks Date: Tue, 20 Mar 2018 10:04:30 -0700 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Quoting David Lechner (2018-03-15 19:52:35) > This adds a new driver for the USB PHY clocks in the CFGCHIP2 syscon > register on TI DA8XX-type SoCs. > > The USB0 (USB 2.0) PHY clock is an interesting case because it calls > clk_enable() in a reentrant way. The USB 2.0 PSC only has to be enabled > temporarily while we are locking the PLL, which takes place during the > clk_enable() callback. > > Signed-off-by: David Lechner > --- Applied to clk-next