Received: by 10.213.65.68 with SMTP id h4csp550284imn; Thu, 22 Mar 2018 03:24:08 -0700 (PDT) X-Google-Smtp-Source: AG47ELsFW4FeDDT/7hfRz8dcysRjLo5U0g/PsneVeyCRZxT9Qb8Xq78Jv1/caKaIgzOJxAWqO5Xu X-Received: by 2002:a17:902:8206:: with SMTP id x6-v6mr17792221pln.256.1521714248458; Thu, 22 Mar 2018 03:24:08 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521714248; cv=none; d=google.com; s=arc-20160816; b=aWkSlQ/gmNi8y51cPLxyfnJOTnGYU11ucLhgBtZKL9n15sCqe4+3V6xayt+E/0UVax IMa/PM2Nhx5q+WARx+HU4wSQJnrsv5zRTRJP44KOVmQVI8ChamkMbXbmdNER+ZDBBdTS MI+w3zLJK9JSh3wAoI7X+Rc0UgEDiFJBJ3OR9Ow1lYHvz/VvmfNbrN5hH59d8FB6WDNB MBbRZGA55VnbpMex0FMlJ2tS3MwovQnehawtvxO2a3OZmFLljR2d0+0/Z0vmawk2iOXG +FtiquGFCNDzmXDMZ2WQKMX74Kx1DBu98cEAYY1KzPQmWjkcUK/AZEMkYUbqp6S+6fmL RBjA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=7r9y0jf9aH7cEDluzGJjs9wU5EL83EQN8KWRPnx14XM=; b=T7sK5UtYcW5/3H3Cu97Rqqc9Mir0V8FBoDqZCq1rsJuWoPIsTDBORLjIDln3BA3dsG ZjOWbbNCW081owF2r6l8P4w55ohFoppXK9LqyEA2EWIDW5KDYd2NrM11kX4FNBDruHaY 0ehddX4CA1N1vDVB/Kzk5IA2urLm7Zhitk2TNIi9PtedBjNDukFIM0JkFE2LhprhKTxh VvlArdyFBrCa6odPiQFfbeQoszVzPLTRqo7xV0nuQ0na7vAIGqNmhXuVMknQKz9IXegZ eVQTD+5bmNfis7bFBp9C0FDy2hJ1bTCFoZy8mkeD2zF/kXNJ5X4ku4/Pv3Hqh0c/T1cT Fx8w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=hnDCo//o; dkim=pass header.i=@codeaurora.org header.s=default header.b=VzgSRYbY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t61-v6si6041078plb.195.2018.03.22.03.23.54; Thu, 22 Mar 2018 03:24:08 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=hnDCo//o; dkim=pass header.i=@codeaurora.org header.s=default header.b=VzgSRYbY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753867AbeCVKWq (ORCPT + 99 others); Thu, 22 Mar 2018 06:22:46 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:52118 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753330AbeCVKWl (ORCPT ); Thu, 22 Mar 2018 06:22:41 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 4AAE460588; Thu, 22 Mar 2018 10:22:39 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1521714160; bh=X38cGGTOHjrv+aW3Sist4JCmeU3T/R+uKpeHpiMc64A=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=hnDCo//oUu1/+dtoYvC28Vbpls8Mqtedud01Qw1996GF/MpDMfgAyprh+0NSrcTuq D708bqZSndpW4Ewb2oKXSBFXSRYVQLtoyhw/bv0gkcC4VeKkRxfMje3wKm5DGuQYHk y2wSBg4fgYiJe0vIK5E9C6DAdTQYRSrcMc7FQ9ig= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from blr-ubuntu-41.ap.qualcomm.com (blr-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.18.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: vivek.gautam@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 7FD5160C64; Thu, 22 Mar 2018 10:22:32 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1521714157; bh=X38cGGTOHjrv+aW3Sist4JCmeU3T/R+uKpeHpiMc64A=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=VzgSRYbYb8RVofSBlY+OKiwb7MmDmcGA+cR7lcgK4gu93qQlSRkJGlOCtNmcH17e9 VhWM3ktYJu5kc94oAPJlEjC5zgulAeGsp1Nw16NtmgPwX/uxVV62Z/AphMs9K9ow7k aoyx9eHqyzE+b4QP/BYxRA90tA0EUXdNz60cVbeA= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 7FD5160C64 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=vivek.gautam@codeaurora.org From: Vivek Gautam To: joro@8bytes.org, robh+dt@kernel.org, mark.rutland@arm.com, robin.murphy@arm.com, will.deacon@arm.com, iommu@lists.linux-foundation.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: rjw@rjwysocki.net, robdclark@gmail.com, sboyd@codeaurora.org, sricharan@codeaurora.org, m.szyprowski@samsung.com, architt@codeaurora.org, lukas@wunner.de, tfiga@chromium.org, linux-arm-msm@vger.kernel.org, vivek.gautam@codeaurora.org Subject: [PATCH v11 4/4] iommu/arm-smmu: Add support for qcom,smmu-v2 variant Date: Thu, 22 Mar 2018 15:52:04 +0530 Message-Id: <20180322102204.14760-5-vivek.gautam@codeaurora.org> X-Mailer: git-send-email 2.16.1.72.g5be1f00a9a70 In-Reply-To: <20180322102204.14760-1-vivek.gautam@codeaurora.org> References: <20180322102204.14760-1-vivek.gautam@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org qcom,smmu-v2 is an arm,smmu-v2 implementation with specific clock and power requirements. This smmu core is used with multiple masters on msm8996, viz. mdss, video, etc. Add bindings for the same. Signed-off-by: Vivek Gautam Reviewed-by: Rob Herring Reviewed-by: Tomasz Figa --- .../devicetree/bindings/iommu/arm,smmu.txt | 42 ++++++++++++++++++++++ drivers/iommu/arm-smmu.c | 14 ++++++++ 2 files changed, 56 insertions(+) diff --git a/Documentation/devicetree/bindings/iommu/arm,smmu.txt b/Documentation/devicetree/bindings/iommu/arm,smmu.txt index 8a6ffce12af5..7c71a6ed465a 100644 --- a/Documentation/devicetree/bindings/iommu/arm,smmu.txt +++ b/Documentation/devicetree/bindings/iommu/arm,smmu.txt @@ -17,10 +17,19 @@ conditions. "arm,mmu-401" "arm,mmu-500" "cavium,smmu-v2" + "qcom,-smmu-v2", "qcom,smmu-v2" depending on the particular implementation and/or the version of the architecture implemented. + A number of Qcom SoCs use qcom,smmu-v2 version of the IP. + "qcom,-smmu-v2" represents a soc specific compatible + string that should be present along with the "qcom,smmu-v2" + to facilitate SoC specific clocks/power connections and to + address specific bug fixes. + An example string would be - + "qcom,msm8996-smmu-v2", "qcom,smmu-v2". + - reg : Base address and size of the SMMU. - #global-interrupts : The number of global interrupts exposed by the @@ -71,6 +80,22 @@ conditions. or using stream matching with #iommu-cells = <2>, and may be ignored if present in such cases. +- clock-names: List of the names of clocks input to the device. The + required list depends on particular implementation and + is as follows: + - for "qcom,smmu-v2": + - "bus": clock required for downstream bus access and + for the smmu ptw, + - "iface": clock required to access smmu's registers + through the TCU's programming interface. + - unspecified for other implementations. + +- clocks: Specifiers for all clocks listed in the clock-names property, + as per generic clock bindings. + +- power-domains: Specifiers for power domains required to be powered on for + the SMMU to operate, as per generic power domain bindings. + ** Deprecated properties: - mmu-masters (deprecated in favour of the generic "iommus" binding) : @@ -137,3 +162,20 @@ conditions. iommu-map = <0 &smmu3 0 0x400>; ... }; + + /* Qcom's arm,smmu-v2 implementation */ + smmu4: iommu { + compatible = "qcom,msm8996-smmu-v2", "qcom,smmu-v2"; + reg = <0xd00000 0x10000>; + + #global-interrupts = <1>; + interrupts = , + , + ; + #iommu-cells = <1>; + power-domains = <&mmcc MDSS_GDSC>; + + clocks = <&mmcc SMMU_MDP_AXI_CLK>, + <&mmcc SMMU_MDP_AHB_CLK>; + clock-names = "bus", "iface"; + }; diff --git a/drivers/iommu/arm-smmu.c b/drivers/iommu/arm-smmu.c index da50fd979d5f..ca3559ea115b 100644 --- a/drivers/iommu/arm-smmu.c +++ b/drivers/iommu/arm-smmu.c @@ -119,6 +119,7 @@ enum arm_smmu_implementation { GENERIC_SMMU, ARM_MMU500, CAVIUM_SMMUV2, + QCOM_SMMUV2, }; struct arm_smmu_s2cr { @@ -1980,6 +1981,17 @@ ARM_SMMU_MATCH_DATA(arm_mmu401, ARM_SMMU_V1_64K, GENERIC_SMMU); ARM_SMMU_MATCH_DATA(arm_mmu500, ARM_SMMU_V2, ARM_MMU500); ARM_SMMU_MATCH_DATA(cavium_smmuv2, ARM_SMMU_V2, CAVIUM_SMMUV2); +static const char * const qcom_smmuv2_clks[] = { + "bus", "iface", +}; + +static const struct arm_smmu_match_data qcom_smmuv2 = { + .version = ARM_SMMU_V2, + .model = QCOM_SMMUV2, + .clks = qcom_smmuv2_clks, + .num_clks = ARRAY_SIZE(qcom_smmuv2_clks), +}; + static const struct of_device_id arm_smmu_of_match[] = { { .compatible = "arm,smmu-v1", .data = &smmu_generic_v1 }, { .compatible = "arm,smmu-v2", .data = &smmu_generic_v2 }, @@ -1987,6 +1999,7 @@ static const struct of_device_id arm_smmu_of_match[] = { { .compatible = "arm,mmu-401", .data = &arm_mmu401 }, { .compatible = "arm,mmu-500", .data = &arm_mmu500 }, { .compatible = "cavium,smmu-v2", .data = &cavium_smmuv2 }, + { .compatible = "qcom,smmu-v2", .data = &qcom_smmuv2 }, { }, }; MODULE_DEVICE_TABLE(of, arm_smmu_of_match); @@ -2361,6 +2374,7 @@ IOMMU_OF_DECLARE(arm_mmu400, "arm,mmu-400"); IOMMU_OF_DECLARE(arm_mmu401, "arm,mmu-401"); IOMMU_OF_DECLARE(arm_mmu500, "arm,mmu-500"); IOMMU_OF_DECLARE(cavium_smmuv2, "cavium,smmu-v2"); +IOMMU_OF_DECLARE(qcom_smmuv2, "qcom,smmu-v2"); MODULE_DESCRIPTION("IOMMU API for ARM architected SMMU implementations"); MODULE_AUTHOR("Will Deacon "); -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation