Received: by 10.213.65.68 with SMTP id h4csp228692imn; Fri, 23 Mar 2018 03:24:02 -0700 (PDT) X-Google-Smtp-Source: AG47ELthFtcJSIVHRCoJnjewd5sSX6qj4HUEm0w12IPQldHy0cOC2auaPBX4Wkkq33W4dzSg4mEg X-Received: by 2002:a17:902:5852:: with SMTP id f18-v6mr28127809plj.289.1521800642867; Fri, 23 Mar 2018 03:24:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521800642; cv=none; d=google.com; s=arc-20160816; b=E02W+KIH2sWTs+0WZK9akfq1Rb1IBFkcGgFQC/PY6PeOymuqh9CTviicGcp45yXhmq Zy6IrOTRMnv7E2M6gXY7riN5A79sWFmX0rsRsUXfggM4qbD/KNlGtmvQx1t451W0icio iklR08Ll+XhmDwUxZQTOox1csnuQVNwuI/TUW5F4zu40zCT29yBBcqw0B6bF3ljm71nL EQpRQaOhtkK+8YaWI/A7vPi06Wub+BEe2XDbgpLFQQH9/A69RZsFIbG/IthWNXlOPtoj +9ZNy9ysGUjRyTfB/ediugnuvIHPLFPgO22wpTcTFw85f/m6yWY97qX+qdzxN0MvGalY Z4Pw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=wLUQyGTxcom3Y0m4zaPInVhaT+7LqsA1Blo7rR36fHI=; b=Jfh4oO/6uzAO5D8Ur/MEmZMm7SrsDlaLsB5oy0eg7b6sky0B8tXnd6HuK4hburMtCO Bqo40byNhxlBCRgcsHPQhy3jJKE5GOtXaQXTUAy1zveQAujC5AufpjS3maOJuW2hW1vw IfgvON9F110JR1dx2IxVs/So9JM78B/80aJ+nin/EThzM3dNCU4uPnPMWSrheIv6ZxJE lafw56dwWlpvOZEdzghyv98iZddluLsPPUZFlSMJpr5HUXXs0Q5Vw7GzKaw7wH1Bh1Tu yPiGLDJRQ5OVA/TbGR51gQs46TBxe3fDBSYVPn254885K/ClLtrz94rsIut+o+fBsEwJ jEqA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=gBEJaoW9; dkim=pass header.i=@codeaurora.org header.s=default header.b=ig7Kr5+h; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i129si5851234pgd.206.2018.03.23.03.23.48; Fri, 23 Mar 2018 03:24:02 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=gBEJaoW9; dkim=pass header.i=@codeaurora.org header.s=default header.b=ig7Kr5+h; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S934187AbeCWKVE (ORCPT + 99 others); Fri, 23 Mar 2018 06:21:04 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:35336 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S933903AbeCWKVA (ORCPT ); Fri, 23 Mar 2018 06:21:00 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id EEDC46055D; Fri, 23 Mar 2018 10:20:50 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1521800460; bh=O6WtF+/ENkJczUDHy2tdrGJskVQ80duHIgCRHS6Xsd0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=gBEJaoW9dOMe6HDkicrDmOyPL893bDH+964uXw8R8/KcWjsfxC5Gg6jnLikZUpt+0 B1aRAJvdb9GXufsuhReCgXXatFRlecRm5qar9gHnTLOV6TW4tZ1oqjTMc5R1fb5A+N LZ77uPyfdyEvglmxFb7dDQRQcWGIlUtiuDdg5dXw= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from srichara-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: sricharan@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 2E0E860F6B; Fri, 23 Mar 2018 10:20:41 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1521800448; bh=O6WtF+/ENkJczUDHy2tdrGJskVQ80duHIgCRHS6Xsd0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=ig7Kr5+hUmrOER/3QGFsIUcf/yQcgp6YvNRpyKapDRHL2c+3PRLcmz1va61nhaeE9 8u/LaK/IzM+SFMLwb+4beNIhFMmxVXTxakeCeIvTP3PD5xcSFTJA/4Pcdfkpus7+Hr GSX/NmEB0iSC8gXWIjrWia8el56zG7+2kbiaj0ps= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 2E0E860F6B Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=sricharan@codeaurora.org From: Sricharan R To: robh+dt@kernel.org, robh@kernel.org, mark.rutland@arm.com, linux@armlinux.org.uk, andy.gross@linaro.org, david.brown@linaro.org, catalin.marinas@arm.com, will.deacon@arm.com, sboyd@codeaurora.org, bjorn.andersson@linaro.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, absahu@codeaurora.org, marc.zyngier@arm.com, richardcochran@gmail.com Cc: sricharan@codeaurora.org Subject: [PATCH v5 11/13] ARM: dts: ipq8074: Add peripheral nodes Date: Fri, 23 Mar 2018 15:48:54 +0530 Message-Id: <1521800336-19266-12-git-send-email-sricharan@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1521800336-19266-1-git-send-email-sricharan@codeaurora.org> References: <1521800336-19266-1-git-send-email-sricharan@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add serial, i2c, bam, spi, qpic peripheral nodes. Reviewed-by: Abhishek Sahu Signed-off-by: Sricharan R --- arch/arm64/boot/dts/qcom/ipq8074.dtsi | 105 ++++++++++++++++++++++++++++++++++ 1 file changed, 105 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/ipq8074.dtsi b/arch/arm64/boot/dts/qcom/ipq8074.dtsi index 2bc5dec..a8dbbf0 100644 --- a/arch/arm64/boot/dts/qcom/ipq8074.dtsi +++ b/arch/arm64/boot/dts/qcom/ipq8074.dtsi @@ -124,6 +124,111 @@ clock-names = "core", "iface"; status = "disabled"; }; + + blsp_dma: dma@7884000 { + compatible = "qcom,bam-v1.7.0"; + reg = <0x7884000 0x2b000>; + interrupts = ; + clocks = <&gcc GCC_BLSP1_AHB_CLK>; + clock-names = "bam_clk"; + #dma-cells = <1>; + qcom,ee = <0>; + }; + + serial_blsp0: serial@78af000 { + compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; + reg = <0x78af000 0x200>; + interrupts = ; + clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, + <&gcc GCC_BLSP1_AHB_CLK>; + clock-names = "core", "iface"; + status = "disabled"; + }; + + serial_blsp2: serial@78b1000 { + compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; + reg = <0x78b1000 0x200>; + interrupts = ; + clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, + <&gcc GCC_BLSP1_AHB_CLK>; + clock-names = "core", "iface"; + dmas = <&blsp_dma 4>, + <&blsp_dma 5>; + dma-names = "tx", "rx"; + status = "disabled"; + }; + + spi_0: spi@78b5000 { + compatible = "qcom,spi-qup-v2.2.1"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x78b5000 0x600>; + interrupts = ; + spi-max-frequency = <50000000>; + clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>, + <&gcc GCC_BLSP1_AHB_CLK>; + clock-names = "core", "iface"; + dmas = <&blsp_dma 12>, <&blsp_dma 13>; + dma-names = "tx", "rx"; + status = "disabled"; + }; + + i2c_0: i2c@78b6000 { + compatible = "qcom,i2c-qup-v2.2.1"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x78b6000 0x600>; + interrupts = ; + clocks = <&gcc GCC_BLSP1_AHB_CLK>, + <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>; + clock-names = "iface", "core"; + clock-frequency = <400000>; + dmas = <&blsp_dma 15>, <&blsp_dma 14>; + dma-names = "rx", "tx"; + status = "disabled"; + }; + + i2c_1: i2c@78b7000 { + compatible = "qcom,i2c-qup-v2.2.1"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x78b7000 0x600>; + interrupts = ; + clocks = <&gcc GCC_BLSP1_AHB_CLK>, + <&gcc GCC_BLSP1_QUP3_I2C_APPS_CLK>; + clock-names = "iface", "core"; + clock-frequency = <100000>; + dmas = <&blsp_dma 17>, <&blsp_dma 16>; + dma-names = "rx", "tx"; + status = "disabled"; + }; + + qpic_bam: dma@7984000 { + compatible = "qcom,bam-v1.7.0"; + reg = <0x7984000 0x1a000>; + interrupts = ; + clocks = <&gcc GCC_QPIC_AHB_CLK>; + clock-names = "bam_clk"; + #dma-cells = <1>; + qcom,ee = <0>; + status = "disabled"; + }; + + qpic_nand: nand@79b0000 { + compatible = "qcom,ipq8074-nand"; + reg = <0x79b0000 0x10000>; + #address-cells = <1>; + #size-cells = <0>; + clocks = <&gcc GCC_QPIC_CLK>, + <&gcc GCC_QPIC_AHB_CLK>; + clock-names = "core", "aon"; + + dmas = <&qpic_bam 0>, + <&qpic_bam 1>, + <&qpic_bam 2>; + dma-names = "tx", "rx", "cmd"; + status = "disabled"; + }; }; cpus { -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation