Received: by 10.213.65.68 with SMTP id h4csp289716imn; Fri, 23 Mar 2018 04:51:05 -0700 (PDT) X-Google-Smtp-Source: AG47ELs5Ufk/UaxBmEUMy+rTZSEh+F9AsSmBL6WI2SKWw5KV+crHgKT6fcBZqfN4deinRkWHIVsd X-Received: by 2002:a17:902:9898:: with SMTP id s24-v6mr29229139plp.382.1521805864993; Fri, 23 Mar 2018 04:51:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521805864; cv=none; d=google.com; s=arc-20160816; b=lKtfe5+dMC0BH2yWzPNuAsKwBkMA4XeZUHRFXJ/kIMlmw8mcf929GUgb18GyzwrwnP J/W36bFqgI1RidOJ8w9SZyE9GPwa/R9j8BkmJTUefyC6VfvrlzgG+XRVDufNXH1ATHE5 +CJKq59Zcn1EpxNREOc8FyRQ3od3orbKdHzCR3vlk2ZpTg33Q9iZX3t2g6/PijvEQ83v +qjJxA0xXUKHACLTbpPPdFT3rf7zwheizvSCKvr3/fAr68v0wDQjZqHVy8V9ZPTU9+7U DrBwXyamfQoa4BcEnc2EBIY8wxEbebP7ymuiqAl7lLqhz7SmnlSVB/KLhvSVD5P6QY3S Db/g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=Vl8/qkyaaflXRu2C1QXdrImWTFtO5qy/lST99ymYvWw=; b=lWYP+aMCvTzs3IKEHF8/eILrboV1/Zxqydw4nYoAQi7Lg3/p1qeUQezlgYsahLupxA TORZPVVg5yZh4rxzRpldOGaY9RyUbPpxQPS5JnD7WIAz6V1C7UYhDkx7L5SXDiJpTpxC B3vHqJyg+hY3Y0Atm8VATyG+BvqBFpaWEjWPNss/Ut+bQndk0iupLkrmuTyqgFqZBsyV OlQSj26Z/8yCfoW+Wo+jTua5Ljbv9wNgTY6VN6KGQV5Oid5JQHc4SfrJcNwrIws3J8Is qagJsqH5BfCQfNXA9AiN2Me7p4gLIFslx23rUj7hSKYS2/ppZ2jgkmvuXoH+phoI4eP7 k90Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r20si6631662pfk.125.2018.03.23.04.50.50; Fri, 23 Mar 2018 04:51:04 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754701AbeCWLt7 (ORCPT + 99 others); Fri, 23 Mar 2018 07:49:59 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:38336 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753854AbeCWKCc (ORCPT ); Fri, 23 Mar 2018 06:02:32 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id C477B11DA; Fri, 23 Mar 2018 10:02:31 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Andrew Lunn , Jerome Brunet , "David S. Miller" , Sasha Levin Subject: [PATCH 4.14 30/77] net: phy: meson-gxl: check phy_write return value Date: Fri, 23 Mar 2018 10:54:04 +0100 Message-Id: <20180323094144.237759807@linuxfoundation.org> X-Mailer: git-send-email 2.16.2 In-Reply-To: <20180323094142.260022880@linuxfoundation.org> References: <20180323094142.260022880@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jerome Brunet [ Upstream commit 9042b46eda33ef5db3cdfc9e12b3c8cabb196141 ] Always check phy_write return values. Better to be safe than sorry Reviewed-by: Andrew Lunn Signed-off-by: Jerome Brunet Signed-off-by: David S. Miller Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/net/phy/meson-gxl.c | 50 +++++++++++++++++++++++++++++++++----------- 1 file changed, 38 insertions(+), 12 deletions(-) --- a/drivers/net/phy/meson-gxl.c +++ b/drivers/net/phy/meson-gxl.c @@ -25,27 +25,53 @@ static int meson_gxl_config_init(struct phy_device *phydev) { + int ret; + /* Enable Analog and DSP register Bank access by */ - phy_write(phydev, 0x14, 0x0000); - phy_write(phydev, 0x14, 0x0400); - phy_write(phydev, 0x14, 0x0000); - phy_write(phydev, 0x14, 0x0400); + ret = phy_write(phydev, 0x14, 0x0000); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x0400); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x0000); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x0400); + if (ret) + return ret; /* Write Analog register 23 */ - phy_write(phydev, 0x17, 0x8E0D); - phy_write(phydev, 0x14, 0x4417); + ret = phy_write(phydev, 0x17, 0x8E0D); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x4417); + if (ret) + return ret; /* Enable fractional PLL */ - phy_write(phydev, 0x17, 0x0005); - phy_write(phydev, 0x14, 0x5C1B); + ret = phy_write(phydev, 0x17, 0x0005); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x5C1B); + if (ret) + return ret; /* Program fraction FR_PLL_DIV1 */ - phy_write(phydev, 0x17, 0x029A); - phy_write(phydev, 0x14, 0x5C1D); + ret = phy_write(phydev, 0x17, 0x029A); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x5C1D); + if (ret) + return ret; /* Program fraction FR_PLL_DIV1 */ - phy_write(phydev, 0x17, 0xAAAA); - phy_write(phydev, 0x14, 0x5C1C); + ret = phy_write(phydev, 0x17, 0xAAAA); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x5C1C); + if (ret) + return ret; return 0; }