Received: by 10.213.65.68 with SMTP id h4csp306228imn; Fri, 23 Mar 2018 05:11:42 -0700 (PDT) X-Google-Smtp-Source: AG47ELsJriqR6ZB6E6dfCb/97uNDn5qAUkW2lKQVNjpLCnXsQhOsNJz2Z2JVKbplHi9uaOQYOQrH X-Received: by 10.99.190.75 with SMTP id g11mr19078241pgo.127.1521807102686; Fri, 23 Mar 2018 05:11:42 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1521807102; cv=none; d=google.com; s=arc-20160816; b=aiux6mTiPdDffpgI4bnfXAT0hg4friZn2dA5SsxqkLQTo1fTOvXxn3RlhLhbWaRH7M JaNVDnSD9aNppDtWbOtARv+WOGMwbYnassTZLpsJn5y6wG5uBug+iTQzwKNvxPfjSvU/ Ca7LAMwcfk4ES2hKcizCfqyAgc7Mwiq+saEWByof2Ag31FTzp79gdU7txCSxp0bwuw+f 4sMoqFBS9SECcAGCqr5RdrO9rZHrX3fD7WGJUstSaCjeEZdOzBGJ1pPzBOVQoDpqNbAc p+EfyUTaDOJexj0AzBIQeCqAirXiYSnzz73TGEMqoIM9VP0DVWO4uZ5njmy071K8LiHC PUUw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=oi55sPSikm6Mx+EcRW+BBw9j7TuGUDojxD2KTzdLig0=; b=i8JgyswYsKDGKRY31NxuQ8TFjpHivCkZGSQCu/NGnHpD1qdT0QTTlStdR3YNh44It/ 5NlVlHeF8eubBkudHvamiM2YWP59Wo/bwK7EcLQkKcQ25+7JkFhhePr236Cl7vq3IbGw yMPXL75GfSeiRblVOe7A2xsaKezlKFQONiImOgHHvjzGsJELt0HhmtEUSzyrIwbrkCMu VU9a72+FyyPUtubFzfNoFgTe/PZcr37YLTNAR5t899uXHuCl179e4N9AtDagorhDigC6 yZxMO2oK+y25/Eaw28NO5Fx0GcMXGTCJdWiuNIpxCjzZ8u0H00ImsF2XRyPg8J4cnQpD LywA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b2-v6si4632484plz.588.2018.03.23.05.11.27; Fri, 23 Mar 2018 05:11:42 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753342AbeCWMKd (ORCPT + 99 others); Fri, 23 Mar 2018 08:10:33 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:35516 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752984AbeCWJ55 (ORCPT ); Fri, 23 Mar 2018 05:57:57 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 002311056; Fri, 23 Mar 2018 09:57:56 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Andrew Lunn , Jerome Brunet , "David S. Miller" , Sasha Levin Subject: [PATCH 4.15 34/84] net: phy: meson-gxl: check phy_write return value Date: Fri, 23 Mar 2018 10:53:48 +0100 Message-Id: <20180323095417.060448025@linuxfoundation.org> X-Mailer: git-send-email 2.16.2 In-Reply-To: <20180323095411.913234798@linuxfoundation.org> References: <20180323095411.913234798@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.15-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jerome Brunet [ Upstream commit 9042b46eda33ef5db3cdfc9e12b3c8cabb196141 ] Always check phy_write return values. Better to be safe than sorry Reviewed-by: Andrew Lunn Signed-off-by: Jerome Brunet Signed-off-by: David S. Miller Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/net/phy/meson-gxl.c | 50 +++++++++++++++++++++++++++++++++----------- 1 file changed, 38 insertions(+), 12 deletions(-) --- a/drivers/net/phy/meson-gxl.c +++ b/drivers/net/phy/meson-gxl.c @@ -26,27 +26,53 @@ static int meson_gxl_config_init(struct phy_device *phydev) { + int ret; + /* Enable Analog and DSP register Bank access by */ - phy_write(phydev, 0x14, 0x0000); - phy_write(phydev, 0x14, 0x0400); - phy_write(phydev, 0x14, 0x0000); - phy_write(phydev, 0x14, 0x0400); + ret = phy_write(phydev, 0x14, 0x0000); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x0400); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x0000); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x0400); + if (ret) + return ret; /* Write Analog register 23 */ - phy_write(phydev, 0x17, 0x8E0D); - phy_write(phydev, 0x14, 0x4417); + ret = phy_write(phydev, 0x17, 0x8E0D); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x4417); + if (ret) + return ret; /* Enable fractional PLL */ - phy_write(phydev, 0x17, 0x0005); - phy_write(phydev, 0x14, 0x5C1B); + ret = phy_write(phydev, 0x17, 0x0005); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x5C1B); + if (ret) + return ret; /* Program fraction FR_PLL_DIV1 */ - phy_write(phydev, 0x17, 0x029A); - phy_write(phydev, 0x14, 0x5C1D); + ret = phy_write(phydev, 0x17, 0x029A); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x5C1D); + if (ret) + return ret; /* Program fraction FR_PLL_DIV1 */ - phy_write(phydev, 0x17, 0xAAAA); - phy_write(phydev, 0x14, 0x5C1C); + ret = phy_write(phydev, 0x17, 0xAAAA); + if (ret) + return ret; + ret = phy_write(phydev, 0x14, 0x5C1C); + if (ret) + return ret; return 0; }