Received: by 10.213.65.68 with SMTP id h4csp897998imn; Tue, 27 Mar 2018 10:48:00 -0700 (PDT) X-Google-Smtp-Source: AIpwx4+1Hyev15/3Mkd7k5D19EqvN+Dmtsn03SQvMLwTT6Xfc8WtcvCZL1MhDE+RXVB6YwvXycxX X-Received: by 2002:a17:902:ac96:: with SMTP id h22-v6mr252591plr.93.1522172880228; Tue, 27 Mar 2018 10:48:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1522172880; cv=none; d=google.com; s=arc-20160816; b=CjWrZrmm2BUKERjR4tXIQn7G2gxmER0xre8/FRteRrgD9CthPFNULXVeYuZbl/D5VZ 2otf2KGouVmQ4M1xo6IhFBcJOH7RTZRFN0xqWmWjKJRE2VneYBTb19iPKZC/7HcrOk2l /jHWIe46IxHkh3ysquwH/wQTea/pJGNnzrNrhqs4Xipqld92mGApCisah57Pujffan3U IheYpXrBOQY207B/GHKoZGscaJptcq9s0u4FoY89B1vkXCaAOmSwX2vqR+iX0vM/pmeg 075qno5CZw1V9OpnUTz/fKHSTVGzziDl7SA39k6FuCrfuzqOod2NKwGKrAq3H0HbKh2s Wpfw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature:arc-authentication-results; bh=ZY3C4PaofbVvIHsecyJNuGVzwNm16j7SWIVHYzOTcHw=; b=wfsnQ41QT/BudsI6UuZXI7sjEU3r7dRZx24wfcV4X45lyQ95bTD8DybTrSJSl8tv3T YfJYO7xxPFMkP0ovnkAWJX2nqP+zYXz+63kNrtnbRQuTOfEc5gvrn4iSGk63ZPJ7Srqn cWzNewkmvI/wBJDBvTl92NPpWTjKP61pv6BhGVf3yOOOSerbTUN8l9XygdOaynNI88zU eTdRYhHUE76a1T6P3F8zgG69yWQCLaqkEHPqVtMC0/HaqwZOVxfEmkDNcPXQWKY1IN37 rjfBt9zNBypoEzqL3eAwT292n7+jMaqcdY07Zz+hRJbh6bREKiSVnJeLC9KoQ//JTAzD D76w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=fwapqzxw; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id ay10-v6si1686078plb.258.2018.03.27.10.47.45; Tue, 27 Mar 2018 10:48:00 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=fwapqzxw; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753840AbeC0RqR (ORCPT + 99 others); Tue, 27 Mar 2018 13:46:17 -0400 Received: from mail-pf0-f194.google.com ([209.85.192.194]:35526 "EHLO mail-pf0-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752958AbeC0RqL (ORCPT ); Tue, 27 Mar 2018 13:46:11 -0400 Received: by mail-pf0-f194.google.com with SMTP id u86so3369002pfd.2 for ; Tue, 27 Mar 2018 10:46:11 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to:user-agent; bh=ZY3C4PaofbVvIHsecyJNuGVzwNm16j7SWIVHYzOTcHw=; b=fwapqzxwX1WG5fsxK2qNN1p2zHJV7gCDe2ZOd7YXU8XQ6w/oA/cMujUmaxOGOIQ+6F nbhCijqCl01/xWKf9L+1dOsShvmFRaq8aC5DvvNy+FkxKGCDT/HIHEN0dwQQcEzf4jE9 vgYjxqwCO+5WYmfA4iY0r8A81J0P4GwgF7cZo= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to:user-agent; bh=ZY3C4PaofbVvIHsecyJNuGVzwNm16j7SWIVHYzOTcHw=; b=czRFQvYZ0GayrdZiHbUciuG2s/aq9FZkWG2IB0wguAiq/66EGzY1CMrXH4TE0TqR2X zZAQKWX9N/hW7vyA+ot0VAplfPEYE+CzW0DC+B0VKASRk9YMfAbv7G45qMCOkDyFHtuM 8FDSROEauppTODTYpxAnKi4mOzDeFG0xEiUJuBLt8E7amGL0BzAM6WK+Zw5H2NTIJWX5 Ee6n4nVVsRz8tRdmm53BXA4aQvPhQwYSP2h+PVsXSVhNXaAPXvb8XC/0di9ReCs5DOnM 8Jkhjn5WFLEI4OPrNAzlYYyMxzGDEVe5tzLC2enql47vm6JBpHc2sjdScr64u1BJBKB7 hjXw== X-Gm-Message-State: AElRT7Ev8pFlF8Owq57h/F8FjUtUWA+h0Eaq8ItYCN9ujmIyrG+n/YWT dl8/3rRS/fgkfCXXHQIYMQeUAw== X-Received: by 10.101.69.76 with SMTP id x12mr174132pgr.63.1522172770741; Tue, 27 Mar 2018 10:46:10 -0700 (PDT) Received: from tuxbook-pro (104-188-17-28.lightspeed.sndgca.sbcglobal.net. [104.188.17.28]) by smtp.gmail.com with ESMTPSA id x80sm4168375pfi.88.2018.03.27.10.46.09 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Tue, 27 Mar 2018 10:46:10 -0700 (PDT) Date: Tue, 27 Mar 2018 10:46:21 -0700 From: Bjorn Andersson To: Sricharan R Cc: robh+dt@kernel.org, robh@kernel.org, mark.rutland@arm.com, linux@armlinux.org.uk, andy.gross@linaro.org, david.brown@linaro.org, catalin.marinas@arm.com, will.deacon@arm.com, sboyd@codeaurora.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, absahu@codeaurora.org, marc.zyngier@arm.com, richardcochran@gmail.com Subject: Re: [PATCH v5 12/13] ARM: dts: ipq8074: Add pcie nodes Message-ID: <20180327174621.GO1403@tuxbook-pro> References: <1521800336-19266-1-git-send-email-sricharan@codeaurora.org> <1521800336-19266-13-git-send-email-sricharan@codeaurora.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1521800336-19266-13-git-send-email-sricharan@codeaurora.org> User-Agent: Mutt/1.9.4 (2018-02-28) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri 23 Mar 03:18 PDT 2018, Sricharan R wrote: > The driver/phy support for ipq8074 is available now. > So enabling the nodes in DT. > Acked-by: Bjorn Andersson Regards, Bjorn > Reviewed-by: Abhishek Sahu > Signed-off-by: Sricharan R > --- > arch/arm64/boot/dts/qcom/ipq8074.dtsi | 157 +++++++++++++++++++++++++++++++++- > 1 file changed, 156 insertions(+), 1 deletion(-) > > diff --git a/arch/arm64/boot/dts/qcom/ipq8074.dtsi b/arch/arm64/boot/dts/qcom/ipq8074.dtsi > index a8dbbf0..caf3485 100644 > --- a/arch/arm64/boot/dts/qcom/ipq8074.dtsi > +++ b/arch/arm64/boot/dts/qcom/ipq8074.dtsi > @@ -24,7 +24,7 @@ > ranges = <0 0 0 0xffffffff>; > compatible = "simple-bus"; > > - pinctrl@1000000 { > + tlmm: pinctrl@1000000 { > compatible = "qcom,ipq8074-pinctrl"; > reg = <0x1000000 0x300000>; > interrupts = ; > @@ -229,6 +229,161 @@ > dma-names = "tx", "rx", "cmd"; > status = "disabled"; > }; > + > + pcie_phy0: phy@86000 { > + compatible = "qcom,ipq8074-qmp-pcie-phy"; > + reg = <0x86000 0x1000>; > + #phy-cells = <0>; > + clocks = <&gcc GCC_PCIE0_PIPE_CLK>; > + clock-names = "pipe_clk"; > + clock-output-names = "pcie20_phy0_pipe_clk"; > + > + resets = <&gcc GCC_PCIE0_PHY_BCR>, > + <&gcc GCC_PCIE0PHY_PHY_BCR>; > + reset-names = "phy", > + "common"; > + status = "disabled"; > + }; > + > + pcie0: pci@20000000 { > + compatible = "qcom,pcie-ipq8074"; > + reg = <0x20000000 0xf1d > + 0x20000f20 0xa8 > + 0x80000 0x2000 > + 0x20100000 0x1000>; > + reg-names = "dbi", "elbi", "parf", "config"; > + device_type = "pci"; > + linux,pci-domain = <0>; > + bus-range = <0x00 0xff>; > + num-lanes = <1>; > + #address-cells = <3>; > + #size-cells = <2>; > + > + phys = <&pcie_phy0>; > + phy-names = "pciephy"; > + > + ranges = <0x81000000 0 0x20200000 0x20200000 > + 0 0x100000 /* downstream I/O */ > + 0x82000000 0 0x20300000 0x20300000 > + 0 0xd00000>; /* non-prefetchable memory */ > + > + interrupts = ; > + interrupt-names = "msi"; > + #interrupt-cells = <1>; > + interrupt-map-mask = <0 0 0 0x7>; > + interrupt-map = <0 0 0 1 &intc 0 75 > + IRQ_TYPE_LEVEL_HIGH>, /* int_a */ > + <0 0 0 2 &intc 0 78 > + IRQ_TYPE_LEVEL_HIGH>, /* int_b */ > + <0 0 0 3 &intc 0 79 > + IRQ_TYPE_LEVEL_HIGH>, /* int_c */ > + <0 0 0 4 &intc 0 83 > + IRQ_TYPE_LEVEL_HIGH>; /* int_d */ > + > + clocks = <&gcc GCC_SYS_NOC_PCIE0_AXI_CLK>, > + <&gcc GCC_PCIE0_AXI_M_CLK>, > + <&gcc GCC_PCIE0_AXI_S_CLK>, > + <&gcc GCC_PCIE0_AHB_CLK>, > + <&gcc GCC_PCIE0_AUX_CLK>; > + > + clock-names = "iface", > + "axi_m", > + "axi_s", > + "ahb", > + "aux"; > + resets = <&gcc GCC_PCIE0_PIPE_ARES>, > + <&gcc GCC_PCIE0_SLEEP_ARES>, > + <&gcc GCC_PCIE0_CORE_STICKY_ARES>, > + <&gcc GCC_PCIE0_AXI_MASTER_ARES>, > + <&gcc GCC_PCIE0_AXI_SLAVE_ARES>, > + <&gcc GCC_PCIE0_AHB_ARES>, > + <&gcc GCC_PCIE0_AXI_MASTER_STICKY_ARES>; > + reset-names = "pipe", > + "sleep", > + "sticky", > + "axi_m", > + "axi_s", > + "ahb", > + "axi_m_sticky"; > + status = "disabled"; > + }; > + > + pcie_phy1: phy@8e000 { > + compatible = "qcom,ipq8074-qmp-pcie-phy"; > + reg = <0x8e000 0x1000>; > + #phy-cells = <0>; > + clocks = <&gcc GCC_PCIE1_PIPE_CLK>; > + clock-names = "pipe_clk"; > + clock-output-names = "pcie20_phy1_pipe_clk"; > + > + resets = <&gcc GCC_PCIE1_PHY_BCR>, > + <&gcc GCC_PCIE1PHY_PHY_BCR>; > + reset-names = "phy", > + "common"; > + status = "disabled"; > + }; > + > + pcie1: pci@10000000 { > + compatible = "qcom,pcie-ipq8074"; > + reg = <0x10000000 0xf1d > + 0x10000f20 0xa8 > + 0x88000 0x2000 > + 0x10100000 0x1000>; > + reg-names = "dbi", "elbi", "parf", "config"; > + device_type = "pci"; > + linux,pci-domain = <1>; > + bus-range = <0x00 0xff>; > + num-lanes = <1>; > + #address-cells = <3>; > + #size-cells = <2>; > + > + phys = <&pcie_phy1>; > + phy-names = "pciephy"; > + > + ranges = <0x81000000 0 0x10200000 0x10200000 > + 0 0x100000 /* downstream I/O */ > + 0x82000000 0 0x10300000 0x10300000 > + 0 0xd00000>; /* non-prefetchable memory */ > + > + interrupts = ; > + interrupt-names = "msi"; > + #interrupt-cells = <1>; > + interrupt-map-mask = <0 0 0 0x7>; > + interrupt-map = <0 0 0 1 &intc 0 142 > + IRQ_TYPE_LEVEL_HIGH>, /* int_a */ > + <0 0 0 2 &intc 0 143 > + IRQ_TYPE_LEVEL_HIGH>, /* int_b */ > + <0 0 0 3 &intc 0 144 > + IRQ_TYPE_LEVEL_HIGH>, /* int_c */ > + <0 0 0 4 &intc 0 145 > + IRQ_TYPE_LEVEL_HIGH>; /* int_d */ > + > + clocks = <&gcc GCC_SYS_NOC_PCIE1_AXI_CLK>, > + <&gcc GCC_PCIE1_AXI_M_CLK>, > + <&gcc GCC_PCIE1_AXI_S_CLK>, > + <&gcc GCC_PCIE1_AHB_CLK>, > + <&gcc GCC_PCIE1_AUX_CLK>; > + clock-names = "iface", > + "axi_m", > + "axi_s", > + "ahb", > + "aux"; > + resets = <&gcc GCC_PCIE1_PIPE_ARES>, > + <&gcc GCC_PCIE1_SLEEP_ARES>, > + <&gcc GCC_PCIE1_CORE_STICKY_ARES>, > + <&gcc GCC_PCIE1_AXI_MASTER_ARES>, > + <&gcc GCC_PCIE1_AXI_SLAVE_ARES>, > + <&gcc GCC_PCIE1_AHB_ARES>, > + <&gcc GCC_PCIE1_AXI_MASTER_STICKY_ARES>; > + reset-names = "pipe", > + "sleep", > + "sticky", > + "axi_m", > + "axi_s", > + "ahb", > + "axi_m_sticky"; > + status = "disabled"; > + }; > }; > > cpus { > -- > QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation >