Received: by 10.213.65.68 with SMTP id h4csp690800imn; Wed, 4 Apr 2018 05:46:06 -0700 (PDT) X-Google-Smtp-Source: AIpwx48lB6AKbg1W5LDJv+VAoP/Ao48dDzxQVJCJyXFRKrJz/tttgs3Y+pj2oUxoZtYQ9zSUcDK+ X-Received: by 10.98.11.149 with SMTP id 21mr13653301pfl.64.1522845966804; Wed, 04 Apr 2018 05:46:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1522845966; cv=none; d=google.com; s=arc-20160816; b=SIU6mXkdZ76AOO5UfD9rF6KV7tOv8kFd/ctRs1LiWhIB9oQqZUDXX8EU6XLvK23mxR tuFUe4Z2gM2r2UYhycs+iaYmHcLje3hnD8x2MHxdaMu8T7+22thKht6bqZPa3YWOlzxS TgCzi9FT8QWOM9RHkiaBIuzLLKEZh21ik+1TGFCFiMcNgnWkw2sCJZQ9p09tcqUR8o9M eqz60My0F+Ol5FiRiMRhqZSiG4MVvDFJBJjQA81QyVcw/bvi5KM7bK0F011Dxqo+qluL m66PY6iKL8RAZv1xNKgm3JQ4dsMjtU81g1DAnj7ltDVhGHiqJC/Hwp8uwHkbcW757Ntg B8lQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=9A2e/aHsdtLAB5iw8eoO6GpEYqjAZRrUFh+fyRSpx9E=; b=k1papwISKyNZAFxLsEjHMBaway09Ea7Ocjvv5VNnDIbWD6Ys9PJEE8IfUhXwN/PR7h Qq/T2GkVU4l26G1hfAqHqTVV/8SfDKcg4HtsyUb5e6Ymsl9j7PS4T2Za1ToJJpGCF2dK b89NacKT4tlo0TVxfiVQmskZDpuX32HKGKtt79eo7TFwiq1nIhmrvtS5pxbODAEz+eso yw8YeRRgNMnArVmDCdpAblg48uskpMZbf9LLwUzXPrFaUaJcSo6LHYZGCY7VZQ4FSYT6 CyHLnn+P4qLz8b5dyQD2hb+p4zVlBm04QGEwc1l5DYXrXrdwkMBet6RQuXVa+AHMvsKE 3Uug== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=W3E/KXrK; dkim=pass header.i=@codeaurora.org header.s=default header.b=oaraIugX; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id bh5-v6si2975405plb.480.2018.04.04.05.45.36; Wed, 04 Apr 2018 05:46:06 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=W3E/KXrK; dkim=pass header.i=@codeaurora.org header.s=default header.b=oaraIugX; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751672AbeDDMnc (ORCPT + 99 others); Wed, 4 Apr 2018 08:43:32 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:41558 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751593AbeDDMn3 (ORCPT ); Wed, 4 Apr 2018 08:43:29 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 572C6607E5; Wed, 4 Apr 2018 12:43:29 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1522845809; bh=34fA9ICmdiLAx7QQ+xMA3tbYVQS3SLwWre8ms+iKl48=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=W3E/KXrKFHOJwutg04JZ2UNAPnuQewl3Yc74zyJRZIUdC+NxWKkKhIUm3UMlU+mAL zSfxpjr0q8MCFeMnuvrmzXZTq6HNwXKdZ/93jXhS9/+ouiWKiOVbO1SPpBUpxjehKx ZC00PgUExyrar58nSnxoklsiZVULy9CFtSJl+bj4= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from absahu-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: absahu@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 1AE9560F8E; Wed, 4 Apr 2018 12:43:20 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1522845808; bh=34fA9ICmdiLAx7QQ+xMA3tbYVQS3SLwWre8ms+iKl48=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=oaraIugXA3ymKT6lECU3toMfuLY45pgTgL9LGZyFqkJaWK/lnL5qVxHMXBECbAruO 3wVjYVnurmRCGIbTO+Yvgd8f7SeRbiJRktvdIHpLetMZflMJyvZeZMYfX5FgwHOrDn HysZzz7cLx3IfwHmfLmjxNOEPjceL9x0GRrfGZMU= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 1AE9560F8E Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=absahu@codeaurora.org From: Abhishek Sahu To: Boris Brezillon Cc: David Woodhouse , Brian Norris , Marek Vasut , Richard Weinberger , Cyrille Pitchen , linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, Andy Gross , Archit Taneja , Abhishek Sahu Subject: [PATCH 7/9] mtd: nand: qcom: check for operation errors in case of raw read Date: Wed, 4 Apr 2018 18:12:23 +0530 Message-Id: <1522845745-6624-8-git-send-email-absahu@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1522845745-6624-1-git-send-email-absahu@codeaurora.org> References: <1522845745-6624-1-git-send-email-absahu@codeaurora.org> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Currently there is no error checking for raw read. For raw reads, there won’t be any ECC failure but the operational failures are possible so schedule the NAND_FLASH_STATUS read after each codeword. Signed-off-by: Abhishek Sahu --- drivers/mtd/nand/qcom_nandc.c | 56 +++++++++++++++++++++++++++++++++++-------- 1 file changed, 46 insertions(+), 10 deletions(-) diff --git a/drivers/mtd/nand/qcom_nandc.c b/drivers/mtd/nand/qcom_nandc.c index dce97e8..40c790e 100644 --- a/drivers/mtd/nand/qcom_nandc.c +++ b/drivers/mtd/nand/qcom_nandc.c @@ -1099,7 +1099,8 @@ static void config_nand_page_read(struct qcom_nand_controller *nandc) * Helper to prepare DMA descriptors for configuring registers * before reading each codeword in NAND page. */ -static void config_nand_cw_read(struct qcom_nand_controller *nandc) +static void +config_nand_cw_read(struct qcom_nand_controller *nandc, bool use_ecc) { if (nandc->props->is_bam) write_reg_dma(nandc, NAND_READ_LOCATION_0, 4, @@ -1108,19 +1109,25 @@ static void config_nand_cw_read(struct qcom_nand_controller *nandc) write_reg_dma(nandc, NAND_FLASH_CMD, 1, NAND_BAM_NEXT_SGL); write_reg_dma(nandc, NAND_EXEC_CMD, 1, NAND_BAM_NEXT_SGL); - read_reg_dma(nandc, NAND_FLASH_STATUS, 2, 0); - read_reg_dma(nandc, NAND_ERASED_CW_DETECT_STATUS, 1, - NAND_BAM_NEXT_SGL); + if (use_ecc) { + read_reg_dma(nandc, NAND_FLASH_STATUS, 2, 0); + read_reg_dma(nandc, NAND_ERASED_CW_DETECT_STATUS, 1, + NAND_BAM_NEXT_SGL); + } else { + read_reg_dma(nandc, NAND_FLASH_STATUS, 1, NAND_BAM_NEXT_SGL); + } } /* * Helper to prepare dma descriptors to configure registers needed for reading a * single codeword in page */ -static void config_nand_single_cw_page_read(struct qcom_nand_controller *nandc) +static void +config_nand_single_cw_page_read(struct qcom_nand_controller *nandc, + bool use_ecc) { config_nand_page_read(nandc); - config_nand_cw_read(nandc); + config_nand_cw_read(nandc, use_ecc); } /* @@ -1201,7 +1208,7 @@ static int nandc_param(struct qcom_nand_host *host) nandc->buf_count = 512; memset(nandc->data_buffer, 0xff, nandc->buf_count); - config_nand_single_cw_page_read(nandc); + config_nand_single_cw_page_read(nandc, false); read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer, nandc->buf_count, 0); @@ -1565,6 +1572,23 @@ struct read_stats { __le32 erased_cw; }; +/* reads back FLASH_STATUS register set by the controller */ +static int check_flash_errors(struct qcom_nand_host *host, int cw_cnt) +{ + struct nand_chip *chip = &host->chip; + struct qcom_nand_controller *nandc = get_qcom_nand_controller(chip); + int i; + + for (i = 0; i < cw_cnt; i++) { + u32 flash = le32_to_cpu(nandc->reg_read_buf[i]); + + if (flash & (FS_OP_ERR | FS_MPU_ERR)) + return -EIO; + } + + return 0; +} + /* * reads back status registers set by the controller to notify page read * errors. this is equivalent to what 'ecc->correct()' would do. @@ -1707,7 +1731,7 @@ static int read_page_ecc(struct qcom_nand_host *host, u8 *data_buf, } } - config_nand_cw_read(nandc); + config_nand_cw_read(nandc, true); if (data_buf) read_data_dma(nandc, FLASH_BUF_ACC, data_buf, @@ -1771,7 +1795,7 @@ static int copy_last_cw(struct qcom_nand_host *host, int page) set_address(host, host->cw_size * (ecc->steps - 1), page); update_rw_regs(host, 1, true); - config_nand_single_cw_page_read(nandc); + config_nand_single_cw_page_read(nandc, host->use_ecc); read_data_dma(nandc, FLASH_BUF_ACC, nandc->data_buffer, size, 0); @@ -1781,6 +1805,15 @@ static int copy_last_cw(struct qcom_nand_host *host, int page) free_descs(nandc); + if (!ret) { + if (host->use_ecc) + ret = parse_read_errors(host, nandc->data_buffer, + nandc->data_buffer + size, + true); + else + ret = check_flash_errors(host, 1); + } + return ret; } @@ -1854,7 +1887,7 @@ static int qcom_nandc_read_page_raw(struct mtd_info *mtd, nandc_set_read_loc(nandc, 3, read_loc, oob_size2, 1); } - config_nand_cw_read(nandc); + config_nand_cw_read(nandc, false); read_data_dma(nandc, reg_off, data_buf, data_size1, 0); reg_off += data_size1; @@ -1878,6 +1911,9 @@ static int qcom_nandc_read_page_raw(struct mtd_info *mtd, free_descs(nandc); + if (!ret) + ret = check_flash_errors(host, ecc->steps); + return 0; } -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation