Received: by 10.213.65.68 with SMTP id h4csp279861imn; Thu, 5 Apr 2018 23:25:24 -0700 (PDT) X-Google-Smtp-Source: AIpwx4+kFXisOu8YHwcUEqVuMbXVw5hCABT2Fdg1HMtO1cwV0IxD7zvYkXT8jUS0Eq+SFd9qwZN5 X-Received: by 10.99.110.129 with SMTP id j123mr16582803pgc.65.1522995924675; Thu, 05 Apr 2018 23:25:24 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1522995924; cv=none; d=google.com; s=arc-20160816; b=BWjJ/+PcjMdubr281W1duyj9UeFpnwrm/CR2FILHkp2iD2d2zsSBHEv27g1uXF+aEx K26hn7r7KnSS02TNlHnhVItYSUgCOw5c19CU4WFYRkIN3ZloUsfsF90v4PVTzdaWuGnc JekbLbFmOAxrxtHNjuMLakJ292dZDgo9dfksBg+VFEbxn2LJovzQsGwqUvg9ona385x/ VAWZs1j/1uDcv5P3FI+T5bVI5WHPd2KhkLEaJLj8J6F5hxkYLdP/cOtb3EnL2Ek5LMl/ hqsAqYjLld+icDB9jbwd2aNl3EcJs4yco/mp1wu97/4g9dmuPZn42uzti1En+3YHRPpr rR9Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:in-reply-to :mime-version:user-agent:date:message-id:from:cc:references:to :subject:dkim-signature:arc-authentication-results; bh=7LfTML6IuujW0c/Qn9Jl/Fa1UUOOQPHnE+sOoTSWrks=; b=JFwWp/BlrU19yBVt2drWX2EOb/Rnn2vqUkZ2uepnBbz3XH8uP9BiMbGrPZ/JuCLsxI DiUMsxhmjQDaSC2nqLuGEZSiu++9NV2rHpZ//+LRfXADFJugiiipGPV1ORaSD4Er7xKr hj0R1eoUfST36iOT2JQUmUw3bco946P1f1HrUcgdRRuU8PyWPKV3IEAn8oGCsX8BT6dX RKVWDMI4s8CJcoED6nRpBYXYBVG0T30diNWsg1Rxf2iCRMHEKpIyN1pwnMoC/6lyIN6s mXlO4R5wuSpZwGp5bcJFRnNauhwNBweVaQ0mN920YOwCoDvs7813jhlvRFk9nY+QjxRo 42Sw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=ieDeo2oc; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x185si6568229pgb.649.2018.04.05.23.25.10; Thu, 05 Apr 2018 23:25:24 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=ieDeo2oc; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752737AbeDFGYB (ORCPT + 99 others); Fri, 6 Apr 2018 02:24:01 -0400 Received: from lelnx194.ext.ti.com ([198.47.27.80]:10896 "EHLO lelnx194.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751482AbeDFGX7 (ORCPT ); Fri, 6 Apr 2018 02:23:59 -0400 Received: from dlelxv90.itg.ti.com ([172.17.2.17]) by lelnx194.ext.ti.com (8.15.1/8.15.1) with ESMTP id w366Nq8b004596; Fri, 6 Apr 2018 01:23:52 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=ti.com; s=ti-com-17Q1; t=1522995832; bh=0mzJ80yZWWc1SWFMkNTwN7W+t+i7ujHn+WhlnZLMFy8=; h=Subject:To:References:CC:From:Date:In-Reply-To; b=ieDeo2ocuODiXa8SqfOYpLKCW0O7xttQBthVlSK631/RJ8DK1F4amhf+/IGPL/Z/l LrUBkLDUW6DXFjbk1W5/rDQIM14wwFgvvWqZ/12Qb42o35t3sGRAMcvhMvm6Kd5GAV Ok5BzPk9Bu2/Bn1/MDE9vq9lfN7vfBqvzaWQwgVo= Received: from DFLE114.ent.ti.com (dfle114.ent.ti.com [10.64.6.35]) by dlelxv90.itg.ti.com (8.14.3/8.13.8) with ESMTP id w366NqU0023066; Fri, 6 Apr 2018 01:23:52 -0500 Received: from DFLE111.ent.ti.com (10.64.6.32) by DFLE114.ent.ti.com (10.64.6.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1261.35; Fri, 6 Apr 2018 01:23:51 -0500 Received: from dflp33.itg.ti.com (10.64.6.16) by DFLE111.ent.ti.com (10.64.6.32) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_RSA_WITH_AES_256_CBC_SHA) id 15.1.1261.35 via Frontend Transport; Fri, 6 Apr 2018 01:23:52 -0500 Received: from [172.24.190.233] (ileax41-snat.itg.ti.com [10.172.224.153]) by dflp33.itg.ti.com (8.14.3/8.13.8) with ESMTP id w366NlqD028950; Fri, 6 Apr 2018 01:23:48 -0500 Subject: Re: [PATCH 1/8] bindings: PCI: designware: Example update To: Gustavo Pimentel , "bhelgaas@google.com" , "lorenzo.pieralisi@arm.com" , "Joao.Pinto@synopsys.com" , "jingoohan1@gmail.com" , "robh+dt@kernel.org" , "mark.rutland@arm.com" References: <33aa86ee667e8b435db080b8c683cb5df1bd6544.1522235224.git.gustavo.pimentel@synopsys.com> <36a36857-2d79-2c2d-198d-a3b65cafc768@synopsys.com> <170b150d-d2c6-fee8-17f7-12a3107c13ff@ti.com> <342e7438-ef13-e297-cc51-3df3a43a45d4@synopsys.com> CC: "linux-pci@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "devicetree@vger.kernel.org" From: Kishon Vijay Abraham I Message-ID: Date: Fri, 6 Apr 2018 11:53:47 +0530 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:45.0) Gecko/20100101 Thunderbird/45.8.0 MIME-Version: 1.0 In-Reply-To: <342e7438-ef13-e297-cc51-3df3a43a45d4@synopsys.com> Content-Type: text/plain; charset="windows-1252" Content-Transfer-Encoding: 7bit X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, On Tuesday 03 April 2018 06:43 PM, Gustavo Pimentel wrote: > Hi Kishon, > > On 03/04/2018 11:53, Kishon Vijay Abraham I wrote: >> Hi, >> >> On Tuesday 03 April 2018 04:22 PM, Kishon Vijay Abraham I wrote: >>> >>> >>> On Tuesday 03 April 2018 04:03 PM, Gustavo Pimentel wrote: >>>> Hi Kishon, >>>> >>>> On 02/04/2018 06:23, Kishon Vijay Abraham I wrote: >>>>> Hi, >>>>> >>>>> On Wednesday 28 March 2018 05:08 PM, Gustavo Pimentel wrote: >>>>>> Changes the IP registers size to accommodate the ATU unroll space. >>>>>> >>>>>> Replaces "ctrlreg" reg-name by "dbi" to be coherent with similar drivers. >>>>>> >>>>>> Replaces the pcie base address example by a real pcie base address in use. >>>>>> >>>>>> Signed-off-by: Gustavo Pimentel >>>>>> --- >>>>>> Documentation/devicetree/bindings/pci/designware-pcie.txt | 12 ++++++------ >>>>>> 1 file changed, 6 insertions(+), 6 deletions(-) >>>>>> >>>>>> diff --git a/Documentation/devicetree/bindings/pci/designware-pcie.txt b/Documentation/devicetree/bindings/pci/designware-pcie.txt >>>>>> index 1da7ade..6300762 100644 >>>>>> --- a/Documentation/devicetree/bindings/pci/designware-pcie.txt >>>>>> +++ b/Documentation/devicetree/bindings/pci/designware-pcie.txt >>>>>> @@ -1,7 +1,8 @@ >>>>>> * Synopsys DesignWare PCIe interface >>>>>> >>>>>> Required properties: >>>>>> -- compatible: should contain "snps,dw-pcie" to identify the core. >>>>>> +- compatible: >>>>>> + "snps,dw-pcie" for RC mode; >>>>> >>>>> I think irrespective of RC mode or EP mode, "snps,dw-pcie" can be used to >>>>> identify the pcie core? >>>> >>>> I guess so. What you suggest? I was just folling the same guideline present >>>> here: https://urldefense.proofpoint.com/v2/url?u=https-3A__lkml.org_lkml_2017_11_3_310&d=DwIC-g&c=DPL6_X_6JkXFx7AXWqB0tg&r=bkWxpLoW-f-E3EdiDCCa0_h0PicsViasSlvIpzZvPxs&m=G1MqB_DY6ZwWtvS60L9PZMHnMe6rClMnrakAyQT_hDc&s=BhQYkrcp6y3QkD23qn1I6lU882BDUfLiXjBVWQ91cmg&e= >>> >>> Okay, I think you should have >>> "snps,dw-pcie-rc", "snps,dw-pcie" for RC mode; >>> >>> and in the later patch >>> "snps,dw-pcie-ep", "snps,dw-pcie" for EP mode; >>> > > Ok, I'll change it. > >>>> >>>>>> - reg: Should contain the configuration address space. >>>>>> - reg-names: Must be "config" for the PCIe configuration space. >>>>>> (The old way of getting the configuration address space from "ranges" >>>>>> @@ -41,11 +42,11 @@ EP mode: >>>>>> >>>>>> Example configuration: >>>>>> >>>>>> - pcie: pcie@dffff000 { >>>>>> + pcie: pcie@dfc00000 { >>>>>> compatible = "snps,dw-pcie"; >>>>>> - reg = <0xdffff000 0x1000>, /* Controller registers */ >>>>>> - <0xd0000000 0x2000>; /* PCI config space */ >>>>>> - reg-names = "ctrlreg", "config"; >>>>>> + reg = <0xdfc00000 0x302000>, /* IP registers */ >>>>> >>>>> which version of synopsys IP is this. I think the ideal thing to do here is to >>>>> have a separate register space for iATU. >>>> >>>> I also agree with that. The unroll iATU was introduced on Synopsys IP version >>>> 4.80 and the kernel patch was release on 2016-08-10 >>>> https://urldefense.proofpoint.com/v2/url?u=https-3A__patchwork.ozlabs.org_patch_657796_&d=DwIC-g&c=DPL6_X_6JkXFx7AXWqB0tg&r=bkWxpLoW-f-E3EdiDCCa0_h0PicsViasSlvIpzZvPxs&m=G1MqB_DY6ZwWtvS60L9PZMHnMe6rClMnrakAyQT_hDc&s=EgKKDbg4ywCxu4-lG_scYAgPMnxirsjS0uSS7SzBTeM&e= >>>> However a separate register space for iATU implies some extra code do handle it >>>> (and of course some tests) that don't fit into this patch series, in my point of >>>> view. Can this task enter in the backlog in order to be done in another patch >>>> series? >>> >>> Yes sure. I think we should also make sure existing binding doesn't break. > > I'll remove the any iATU unroll reference or change from this patch to avoid any > confusion. No, I think it's fine to have iATU unroll reference (since kernel also seems to support iATU unroll). What I meant is, we should add more flexibility on defining iATU address space (while making sure it doesn't break existing binding). I'm okay with this patch once you fix the compatible comment but in general this is what I'd like to have (in a future patch) *) Add a new compatible "snps,dw-pcie-4.80"; *) In the kernel "iatu_unroll_enabled" should be set based on the above compatible *) Define the a new reg space for iATU in 4.80 And these have to be done in a way it doesn't break existing binding. Thanks Kishon