Received: by 10.213.65.68 with SMTP id h4csp702492imn; Fri, 6 Apr 2018 07:32:04 -0700 (PDT) X-Google-Smtp-Source: AIpwx4+xsmX3vFxAbKb3l+sypStVdT3zWYQMvN5qdq4Uk3l7MoytOWUBLhyNSBncmLfEIEE4unSU X-Received: by 2002:a17:902:9a48:: with SMTP id x8-v6mr27302505plv.135.1523025124079; Fri, 06 Apr 2018 07:32:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1523025124; cv=none; d=google.com; s=arc-20160816; b=Yxp/bTTdtN2MOKoEoMQN2ol9B689YpM2HdvMCbmxJtthooNRLjwy41gcp5MfOfWOay HhxqL02yLUXS61FfsZMdFjkakdMXDrIJYY2WDymvaWpyIG5RuwOjkh5oT40L9qiY/4Ib tZl8Tmg9DSchhoiDcakvLjM6man1bd+i4cQ1KID3TA9ySh5xv629mw8p8XDfXGg+bwvv FwQJE+i5YtffWs1Mr5cYNcjxtv/7EISRu/HypOboME+1GJp8PbU15iG4RPXHrnneUO2G ljzEVwKWEqktC5a3nR9hq/FMZlndP1BVUGwmwGTFFNsWg4irjUTLR6IF6+A0lWvSmFoV jJVA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=nYicn7DikX0I//mPz5fzd8/YY0ZgyZq1uzrgEgxlHHA=; b=QqKWLc0cjKCuYO6+aQXUM8m8ydZF/Yc3doSXQqYeAQ+IPH7x3r9ZvPt/bYTMJOBI+m vfyUhO74c51cP+wVYFVMqVpk2ksR8djWu4quk54VE55dc1o2OMdBjSDBR9nc0NHsJnRx Tv7iTJmGL5AwB2K0AQPlyhbWqPVTRiF1Pd1uTy13B7T51XRSMJaP68WYe972wlcY//zK Scp+jFRoGu6OHfNjpUTYOsxGsu35mLi+G9QUrp6sG5d8c/BuH3To2EgsVe3Ds2Q9zp9u 5zut0j3W47RvmRC0jF8pB806BTenPHu1qp/wr1JeG2YV5bHH9BUz+FMspWKvf6vR2HP2 2bnQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g62si4816422pgc.693.2018.04.06.07.31.49; Fri, 06 Apr 2018 07:32:04 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1756788AbeDFOaV (ORCPT + 99 others); Fri, 6 Apr 2018 10:30:21 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:60650 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932213AbeDFNhO (ORCPT ); Fri, 6 Apr 2018 09:37:14 -0400 Received: from localhost (LFbn-1-12247-202.w90-92.abo.wanadoo.fr [90.92.61.202]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 3C17897A; Fri, 6 Apr 2018 13:37:01 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Greg Kroah-Hartman , Jayachandran C , Will Deacon , Catalin Marinas , Greg Hackmann , Alex Shi , Mark Rutland Subject: [PATCH 4.9 070/102] arm64: cputype: Add MIDR values for Cavium ThunderX2 CPUs Date: Fri, 6 Apr 2018 15:23:51 +0200 Message-Id: <20180406084341.318303099@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180406084331.507038179@linuxfoundation.org> References: <20180406084331.507038179@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.9-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jayachandran C commit 0d90718871fe upstream. Add the older Broadcom ID as well as the new Cavium ID for ThunderX2 CPUs. Signed-off-by: Jayachandran C Signed-off-by: Will Deacon Signed-off-by: Catalin Marinas Signed-off-by: Alex Shi [v4.9 backport] Signed-off-by: Mark Rutland [v4.9 backport] Tested-by: Will Deacon Tested-by: Greg Hackmann Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/cputype.h | 3 +++ 1 file changed, 3 insertions(+) --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -81,6 +81,7 @@ #define CAVIUM_CPU_PART_THUNDERX 0x0A1 #define CAVIUM_CPU_PART_THUNDERX_81XX 0x0A2 +#define CAVIUM_CPU_PART_THUNDERX2 0x0AF #define BRCM_CPU_PART_VULCAN 0x516 @@ -88,6 +89,8 @@ #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) +#define MIDR_CAVIUM_THUNDERX2 MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX2) +#define MIDR_BRCM_VULCAN MIDR_CPU_MODEL(ARM_CPU_IMP_BRCM, BRCM_CPU_PART_VULCAN) #ifndef __ASSEMBLY__