Received: by 10.213.65.68 with SMTP id h4csp2435062imn; Mon, 9 Apr 2018 03:34:41 -0700 (PDT) X-Google-Smtp-Source: AIpwx48jDZ6oF0itlwn7PpPolbyg7R6UShb08uhjN+UFm1BmGbiPfFER1HoaPbvlPvmxJOwl0MMk X-Received: by 10.99.6.198 with SMTP id 189mr25247810pgg.131.1523270080955; Mon, 09 Apr 2018 03:34:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1523270080; cv=none; d=google.com; s=arc-20160816; b=cE0/t0LViqEvAQrCdaMuB6yKiM9ERsKjzEXHniqlrnoi0rWKX2nOgguYJVV0IurHKm gLfrfcKSvXUVNdxTC4OCWudZSAE2CXwLU285+itDBxlJKhc0iTvKJQkF8KTTbxUcxKw4 2TY80+4MrHf2rWe00nsT/KbZxcNnpwnR7FgAMsvffAj+lt0rWT9OTlqQuBSNHG7o2N4v lqqtophY2VD2CMInkpYHElMvIYnjFFoNJ8LBSqV4BJeBjIHY3Zqgclff4M+FMzf/7ds3 IpnUFRENT3rGmIgjlGMyEV0k9b1iYQygqTMa8URoUjEXHzUe8a/tlycWKKlWF+wVDEn/ Ey8A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=gz5rLHXW4TxZZyPiQZUgqz9WYDHeOBbUIKZkqD5aisE=; b=rwkhqXjBvOHmgsHg+x4ikHxa/5d9R6hlceG7o1Kg92fXDG8uz9tZrwn6cCjaaIkjdA S0oTt5Nk5fvSnF8qL5dU1EGrlTVpyyC/114VR6Y934+iOb3MQKgBGGDMGQEKF+SWXZTB W8OrnydLXYJVUX75gpUsuPEq9AtVKg7Hvdio2MRfFxrHNYKbvhxfSe8jEVecMFEFzxXO ENToMi1o7sgymQGyMkzvxLpGJBXZjRmx0M5EueYOlqLKnLWS2ihLNtkU1Rlsvna8HlR0 S7Jkl2QLR8bjgsc5XB9Xn8zCZHaTxam3T9cQtpn7OmEu3Jl9SwbBJh3kOqQ/fDTq3KRY xu0g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t3si14006pgf.356.2018.04.09.03.34.04; Mon, 09 Apr 2018 03:34:40 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751917AbeDIK3Y (ORCPT + 99 others); Mon, 9 Apr 2018 06:29:24 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:55642 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751507AbeDIK27 (ORCPT ); Mon, 9 Apr 2018 06:28:59 -0400 Received: from pps.filterd (m0046668.ppops.net [127.0.0.1]) by mx07-.pphosted.com (8.16.0.21/8.16.0.21) with SMTP id w39AO1xA009315; Mon, 9 Apr 2018 12:28:40 +0200 Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 2h6kevt44q-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Mon, 09 Apr 2018 12:28:40 +0200 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 6265131; Mon, 9 Apr 2018 10:28:39 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas21.st.com [10.75.90.44]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 493CD25AF; Mon, 9 Apr 2018 10:28:39 +0000 (GMT) Received: from SAFEX1HUBCAS24.st.com (10.75.90.95) by SAFEX1HUBCAS21.st.com (10.75.90.44) with Microsoft SMTP Server (TLS) id 14.3.361.1; Mon, 9 Apr 2018 12:28:39 +0200 Received: from localhost (10.201.23.25) by webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.361.1; Mon, 9 Apr 2018 12:28:38 +0200 From: Fabien Dessenne To: Rob Herring , Mark Rutland , Maxime Coquelin , Alexandre Torgue , Jassi Brar , "Ludovic Barre" , , , CC: Benjamin Gaignard , Loic Pallardy , Arnaud Pouliquen Subject: [PATCH v3 1/2] dt-bindings: mailbox: add STMicroelectronics STM32 IPCC binding Date: Mon, 9 Apr 2018 12:28:25 +0200 Message-ID: <1523269706-23724-2-git-send-email-fabien.dessenne@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1523269706-23724-1-git-send-email-fabien.dessenne@st.com> References: <1523269706-23724-1-git-send-email-fabien.dessenne@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.201.23.25] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2018-04-09_04:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add a binding for the STMicroelectronics STM32 IPCC block exposing a mailbox mechanism between two processors. Signed-off-by: Fabien Dessenne Signed-off-by: Ludovic Barre --- .../devicetree/bindings/mailbox/stm32-ipcc.txt | 47 ++++++++++++++++++++++ 1 file changed, 47 insertions(+) create mode 100644 Documentation/devicetree/bindings/mailbox/stm32-ipcc.txt diff --git a/Documentation/devicetree/bindings/mailbox/stm32-ipcc.txt b/Documentation/devicetree/bindings/mailbox/stm32-ipcc.txt new file mode 100644 index 0000000..1d2b7fe --- /dev/null +++ b/Documentation/devicetree/bindings/mailbox/stm32-ipcc.txt @@ -0,0 +1,47 @@ +* STMicroelectronics STM32 IPCC (Inter-Processor Communication Controller) + +The IPCC block provides a non blocking signaling mechanism to post and +retrieve messages in an atomic way between two processors. +It provides the signaling for N bidirectionnal channels. The number of channels +(N) can be read from a dedicated register. + +Required properties: +- compatible: Must be "st,stm32mp1-ipcc" +- reg: Register address range (base address and length) +- st,proc-id: Processor id using the mailbox (0 or 1) +- clocks: Input clock +- interrupt-names: List of names for the interrupts described by the interrupt + property. Must contain the following entries: + - "rx" + - "tx" + - "wakeup" +- interrupts: Interrupt specifiers for "rx channel occupied", "tx channel + free" and "system wakeup". +- #mbox-cells: Number of cells required for the mailbox specifier. Must be 1. + The data contained in the mbox specifier of the "mboxes" + property in the client node is the mailbox channel index. + +Optional properties: +- wakeup-source: Flag to indicate whether this device can wake up the system + + + +Example: + ipcc: mailbox@4c001000 { + compatible = "st,stm32mp1-ipcc"; + #mbox-cells = <1>; + reg = <0x4c001000 0x400>; + st,proc-id = <0>; + interrupts-extended = <&intc GIC_SPI 100 IRQ_TYPE_NONE>, + <&intc GIC_SPI 101 IRQ_TYPE_NONE>, + <&aiec 62 1>; + interrupt-names = "rx", "tx", "wakeup"; + clocks = <&rcc_clk IPCC>; + wakeup-source; + } + +Client: + mbox_test { + ... + mboxes = <&ipcc 0>, <&ipcc 1>; + }; -- 2.7.4