Received: by 10.192.165.156 with SMTP id m28csp1601305imm; Wed, 11 Apr 2018 23:37:24 -0700 (PDT) X-Google-Smtp-Source: AIpwx4++7KiBNs219QAvro+ClBlj661t1fxIpkZn2y9oY0OmCF2nl2Dc6EtgW8v04KIQKPHNEVsU X-Received: by 2002:a17:902:4003:: with SMTP id b3-v6mr8594700pld.15.1523515044010; Wed, 11 Apr 2018 23:37:24 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1523515043; cv=none; d=google.com; s=arc-20160816; b=sAsg5Yg2So2p0IFPO0kMXP7DocYzE1o1qREvidVbmfBtyuwLDUDLPsOBzmTgvKgfvT WeCcKPxTqiM0hf/6DluqUa1l3Jek3qRwHh5dXsgSHbNmifBDi4U0WpVLGoIz7SaKZKGk LipLHsjMrsk9palH4OTHv3N57F4vC/RmuQ1fii1uUhp2XfpdqbwIGuzHp8ro5OkylsAx fcxP055pzPIfMrlKPzG66ehI92Hr4EEi2mlBaKA4zNRdz7DD6AIZ4EsVmANSzLvEkB9D YQoiX9VrLFnPmLqgspAjoWXR0qYrrGt+Y4whsqrrdHw1hKS5lA9AKJiF5ws/r8kQ1DMw QBIg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:message-id:references :in-reply-to:subject:cc:to:from:date:content-transfer-encoding :mime-version:dkim-signature:dkim-signature :arc-authentication-results; bh=NZc+QjXvCU6AHj0c0NCe2AadfbDaMBee2ZO5aFjTyLY=; b=gcJ4VLEBd8BAWiKbCNcW+nbOwgib8eCLl+cj2CTrvHjI/x1iJa+Kg8UJEUh6y5ZVTh o75t+9CuS1efPBX/SWnY/EPPbCWmifgHtcr1+HrFt/vBjkmvy1bhNcliiBD8p5FZGQBp lXo3vSxq97e7rXMCNdj6xOCgmOp+0maAVLvwui7sY21R9AeokBZ76AT6a73NssB9qK6s o/R7OhdAWZf3hwiC9ibkm9nIwNGefQoCZwAd+4QAafFGCVYfFBCNgqRMSqkQInZ5KjwJ K7WxrJMzHzOtx+ed/qbCFDDbaXCclK/UFVrhwHNQGRWhh0vCC+v/qBHiTlWltUQj7EQS hwqg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=FTFxYGG6; dkim=pass header.i=@codeaurora.org header.s=default header.b=L6tyur00; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n1si1771875pga.16.2018.04.11.23.36.44; Wed, 11 Apr 2018 23:37:23 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=FTFxYGG6; dkim=pass header.i=@codeaurora.org header.s=default header.b=L6tyur00; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752509AbeDLGeB (ORCPT + 99 others); Thu, 12 Apr 2018 02:34:01 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:51012 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1750730AbeDLGd7 (ORCPT ); Thu, 12 Apr 2018 02:33:59 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 5F09A60F91; Thu, 12 Apr 2018 06:33:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1523514839; bh=B/dB6Jj65zY6DN461bOnbBDovfB1K0ywiCToOJJMVQM=; h=Date:From:To:Cc:Subject:In-Reply-To:References:From; b=FTFxYGG6m4BLrdm4pKanSrDc2nmG8/gRP4m3fd58XEqBANR1dNd+5ZQPLxDTiAnwQ A0662p/0of5j3nC3xsFjPoZNUdn35vrvd6ZbavwRdWy3v5hh7iOAcD/PM+GofQesbK iMBfjdl6FwYe758nk29Ov7cvCKJgU0H0mayo3ork= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from mail.codeaurora.org (localhost.localdomain [127.0.0.1]) by smtp.codeaurora.org (Postfix) with ESMTP id 19CD26076A; Thu, 12 Apr 2018 06:33:58 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1523514838; bh=B/dB6Jj65zY6DN461bOnbBDovfB1K0ywiCToOJJMVQM=; h=Date:From:To:Cc:Subject:In-Reply-To:References:From; b=L6tyur00/C2sXtoeKmbMtQFigblDNElnvQ/i4bltXe/Yt8WMupDZxlWrBVK6Ecp+k CJLvNewFmcyI8aoYqHNquYq15rI1R/LWutyQ62GAmrzU3vTD3M0zORzE7G8u9J0JWn gQaxw/5fNNeHytGk38LbD7rsiXq/IyzzEeK0jSXA= MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII; format=flowed Content-Transfer-Encoding: 7bit Date: Thu, 12 Apr 2018 12:03:58 +0530 From: Abhishek Sahu To: Miquel Raynal Cc: Boris Brezillon , Archit Taneja , Richard Weinberger , linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, Marek Vasut , linux-mtd@lists.infradead.org, Cyrille Pitchen , Andy Gross , Brian Norris , David Woodhouse Subject: Re: [PATCH 3/9] mtd: nand: qcom: erased page detection for uncorrectable errors only In-Reply-To: <20180410105945.65f2cade@xps13> References: <1522845745-6624-1-git-send-email-absahu@codeaurora.org> <1522845745-6624-4-git-send-email-absahu@codeaurora.org> <20180410105945.65f2cade@xps13> Message-ID: <2c93157a2982365ceaa8af17d5e3b97a@codeaurora.org> X-Sender: absahu@codeaurora.org User-Agent: Roundcube Webmail/1.2.5 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2018-04-10 14:29, Miquel Raynal wrote: > Hi Abhishek, > > On Wed, 4 Apr 2018 18:12:19 +0530, Abhishek Sahu > wrote: > >> The NAND flash controller generates ECC uncorrectable error >> first in case of completely erased page. Currently driver >> applies the erased page detection logic for other operation >> errors also so fix this and return EIO for other operational >> errors. > > I am sorry I don't understand very well what is the purpose of this > patch, could you please explain it again? > > Do you mean that you want to avoid having rising ECC errors when you > read erased pages? > Thanks Miquel for your review. QCOM NAND flash controller has in built erased page detection HW. Following is the flow in the HW if controller tries to read erased page 1. First ECC uncorrectable error will be generated from ECC engine since ECC engine first calculates the ECC with all 0xff and match the calculated ECC with ECC code in OOB (which is again all 0xff). 2. After getting ECC error, erased CW detection HW checks if all the bytes in page are 0xff and then it updates the status in separate register NAND_ERASED_CW_DETECT_STATUS So the erased CW detect status should be checked only if ECC engine generated the uncorrectable error. Currently for all other operational errors also (like TIMEOUT, MPU errors etc), the erased CW detect register was being checked. >> >> Signed-off-by: Abhishek Sahu >> --- >> drivers/mtd/nand/qcom_nandc.c | 8 +++++++- >> 1 file changed, 7 insertions(+), 1 deletion(-) >> >> diff --git a/drivers/mtd/nand/qcom_nandc.c >> b/drivers/mtd/nand/qcom_nandc.c >> index 17321fc..57c16a6 100644 >> --- a/drivers/mtd/nand/qcom_nandc.c >> +++ b/drivers/mtd/nand/qcom_nandc.c >> @@ -1578,6 +1578,7 @@ static int parse_read_errors(struct >> qcom_nand_host *host, u8 *data_buf, >> struct nand_ecc_ctrl *ecc = &chip->ecc; >> unsigned int max_bitflips = 0; >> struct read_stats *buf; >> + bool flash_op_err = false; >> int i; >> >> buf = (struct read_stats *)nandc->reg_read_buf; >> @@ -1599,7 +1600,7 @@ static int parse_read_errors(struct >> qcom_nand_host *host, u8 *data_buf, >> buffer = le32_to_cpu(buf->buffer); >> erased_cw = le32_to_cpu(buf->erased_cw); >> >> - if (flash & (FS_OP_ERR | FS_MPU_ERR)) { >> + if ((flash & FS_OP_ERR) && (buffer & BS_UNCORRECTABLE_BIT)) { > > And later you have another "if (buffer & BS_UNCORRECTABLE_BIT)" which > is then redundant, unless that is not what you actually want to do? Yes. That check seems to be redundant. I will fix that. > > Maybe you can add comments before the if ()/ else if () to explain in > which case you enter each branch. Sure. That would be better. Will add the same in next patch set. > >> bool erased; >> >> /* ignore erased codeword errors */ >> @@ -1641,6 +1642,8 @@ static int parse_read_errors(struct >> qcom_nand_host *host, u8 *data_buf, >> max_t(unsigned int, max_bitflips, ret); >> } >> } >> + } else if (flash & (FS_OP_ERR | FS_MPU_ERR)) { >> + flash_op_err = true; >> } else { >> unsigned int stat; >> >> @@ -1654,6 +1657,9 @@ static int parse_read_errors(struct >> qcom_nand_host *host, u8 *data_buf, >> oob_buf += oob_len + ecc->bytes; >> } >> >> + if (flash_op_err) >> + return -EIO; >> + > > In you are propagating an error related to the controller, this is > fine, but I think you just want to raise the fact that a NAND > uncorrectable error occurred, in this case you should just increment > mtd->ecc_stats.failed and return 0 (returning max_bitflips here would > be > fine too has it would be 0 too). The flash_op_err will be for other operational errors only (like timeout, MPU error, device failure etc). For correctable errors, ret = nand_check_erased_ecc_chunk(data_buf, data_len, eccbuf, ecclen, oob_buf, extraooblen, ecc->strength); if (ret < 0) { mtd->ecc_stats.failed++; } else { mtd->ecc_stats.corrected += ret; Already, it is incrementing mtd->ecc_stats.failed Thanks, Abhishek