Received: by 10.192.165.156 with SMTP id m28csp776728imm; Mon, 16 Apr 2018 08:32:58 -0700 (PDT) X-Google-Smtp-Source: AIpwx483XFDr52A5JQNHzOvUfBTz06PvCGAbkSkRWJ+vwZWIXaGmlGZ8jFCxo39GgcEhKSe45NyH X-Received: by 2002:a17:902:8e8c:: with SMTP id bg12-v6mr15781507plb.295.1523892778384; Mon, 16 Apr 2018 08:32:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1523892778; cv=none; d=google.com; s=arc-20160816; b=IzB1AmAltneQ3+crkIsKtUGDBexG0jF1VGvL9TQbGROV9tEFLMIjvw+5k+PbQfM9wa gFzQwtKaVaVFxrApSfSV4PRGK+8IDDKboHQYLJxSPMeZqP9dZ0Y3qqMNezJHo2vKbRSB RwJXdpE7NV/Zhu3BdnGznyD4g2yZjM6Wbvx8jO8C/0yM2clbXRMMYWzzKN+0t0R8PXFk +fLAmbCB7H91M5tCswD70OI83kc1fHz3LFPT24deW5eSXL1SiodS3UzxLy/lb36oOjcI jHEfonsEJCHW/oIguVXwR+A0NU0IPbCyyadF5UIUrVVDgfS48WMzXc/tG58XbJoI+FVo MW2w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=WeXc/Ao+LnCoDUTx4VGRj1iHDitMElHV+QHmbKrVox4=; b=kLBAEaa8n1kcf9Qm5WMmqd2cdH4mQxM7GxUmO5SIEA24UpqkOcXcE7yKKJh9DeCYhr 5Hgl/uBS4Xawq815ATreAXD7PUG8YUt6uHju3Kcl6CfIc/N6Q6m0xe92nNb6tlToX5dH bYMm3YmOIWUGQ4/5qGZLCpRgN+5HG7DzcNZWS/OBmeAHmtb+BYZ7/K65bnWFeoNhaK0C V6LqXiFE81SAUuQCF9ukUrX7Xd5VLR5MuM+iJXPY2veM3muk1q0btBKUn6fWMvN2wA5S MnOTIRCFxx0hplMxuXaTVuyT7dXxGaGu5D0bJ3SOKRZm6ic2BU5Lg6Pk7CtFiZAOpeKP ZG0A== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail (test mode) header.i=@8bytes.org header.s=mail-1 header.b=izzdsz4s; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=8bytes.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b124si8367430pgc.121.2018.04.16.08.32.43; Mon, 16 Apr 2018 08:32:58 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail (test mode) header.i=@8bytes.org header.s=mail-1 header.b=izzdsz4s; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=8bytes.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753032AbeDPPaa (ORCPT + 99 others); Mon, 16 Apr 2018 11:30:30 -0400 Received: from 8bytes.org ([81.169.241.247]:36120 "EHLO theia.8bytes.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752914AbeDPPZt (ORCPT ); Mon, 16 Apr 2018 11:25:49 -0400 Received: by theia.8bytes.org (Postfix, from userid 1000) id 991DE98F; Mon, 16 Apr 2018 17:25:39 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=8bytes.org; s=mail-1; t=1523892340; bh=hP0OJTWRij8H52Oh3bj/vvwz6UhYs3w/Qhl9CZGIR3E=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=izzdsz4sX/bNhYUb3JI9X2DugN81aCo2IeCKKkMG2x+xZ8aMsbI3oHEsZ4sVptYQo fUlvNnflGkl5FVGsGdMl8WIVbK/u142D2lxfdZzRWMrNehsiOFXPOnchYeSfPPHB9b cPqFbzslQBCLP2fdBYJvmBx4/Nzks3fcVBfBebbTpDhNHJcDt0OtEutrJrL8dr3wWk 2CjrgSllM/NZNQ4YiAyldVVMcqThu1el1NGlRwd04mwvdrkq4bx5Q1kHsavDc03QhT Ome6JkkMFI9hvpCtPIBu2zY81wgvKGjbEfb4QWwGdZnC7mONj7pIpwtYTvtYPL8gr+ pk2MSN4N755Qg== From: Joerg Roedel To: Thomas Gleixner , Ingo Molnar , "H . Peter Anvin" Cc: x86@kernel.org, linux-kernel@vger.kernel.org, linux-mm@kvack.org, Linus Torvalds , Andy Lutomirski , Dave Hansen , Josh Poimboeuf , Juergen Gross , Peter Zijlstra , Borislav Petkov , Jiri Kosina , Boris Ostrovsky , Brian Gerst , David Laight , Denys Vlasenko , Eduardo Valentin , Greg KH , Will Deacon , aliguori@amazon.com, daniel.gruss@iaik.tugraz.at, hughd@google.com, keescook@google.com, Andrea Arcangeli , Waiman Long , Pavel Machek , "David H . Gutteridge" , jroedel@suse.de, joro@8bytes.org Subject: [PATCH 21/35] x86/mm/pae: Populate valid user PGD entries Date: Mon, 16 Apr 2018 17:25:09 +0200 Message-Id: <1523892323-14741-22-git-send-email-joro@8bytes.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1523892323-14741-1-git-send-email-joro@8bytes.org> References: <1523892323-14741-1-git-send-email-joro@8bytes.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Joerg Roedel Generic page-table code populates all non-leaf entries with _KERNPG_TABLE bits set. This is fine for all paging modes except PAE. In PAE mode only a subset of the bits is allowed to be set. Make sure we only set allowed bits by masking out the reserved bits. Signed-off-by: Joerg Roedel --- arch/x86/include/asm/pgtable_types.h | 28 ++++++++++++++++++++++++++-- 1 file changed, 26 insertions(+), 2 deletions(-) diff --git a/arch/x86/include/asm/pgtable_types.h b/arch/x86/include/asm/pgtable_types.h index 1e5a406..65f2dbaf 100644 --- a/arch/x86/include/asm/pgtable_types.h +++ b/arch/x86/include/asm/pgtable_types.h @@ -50,6 +50,7 @@ #define _PAGE_GLOBAL (_AT(pteval_t, 1) << _PAGE_BIT_GLOBAL) #define _PAGE_SOFTW1 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW1) #define _PAGE_SOFTW2 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW2) +#define _PAGE_SOFTW3 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW3) #define _PAGE_PAT (_AT(pteval_t, 1) << _PAGE_BIT_PAT) #define _PAGE_PAT_LARGE (_AT(pteval_t, 1) << _PAGE_BIT_PAT_LARGE) #define _PAGE_SPECIAL (_AT(pteval_t, 1) << _PAGE_BIT_SPECIAL) @@ -267,14 +268,37 @@ typedef struct pgprot { pgprotval_t pgprot; } pgprot_t; typedef struct { pgdval_t pgd; } pgd_t; +#ifdef CONFIG_X86_PAE + +/* + * PHYSICAL_PAGE_MASK might be non-constant when SME is compiled in, so we can't + * use it here. + */ + +#define PGD_PAE_PAGE_MASK ((signed long)PAGE_MASK) +#define PGD_PAE_PHYS_MASK (((1ULL << __PHYSICAL_MASK_SHIFT)-1) & PGD_PAE_PAGE_MASK) + +/* + * PAE allows Base Address, P, PWT, PCD and AVL bits to be set in PGD entries. + * All other bits are Reserved MBZ + */ +#define PGD_ALLOWED_BITS (PGD_PAE_PHYS_MASK | _PAGE_PRESENT | \ + _PAGE_PWT | _PAGE_PCD | \ + _PAGE_SOFTW1 | _PAGE_SOFTW2 | _PAGE_SOFTW3 ) + +#else +/* No need to mask any bits for !PAE */ +#define PGD_ALLOWED_BITS (~0ULL) +#endif + static inline pgd_t native_make_pgd(pgdval_t val) { - return (pgd_t) { val }; + return (pgd_t) { val & PGD_ALLOWED_BITS }; } static inline pgdval_t native_pgd_val(pgd_t pgd) { - return pgd.pgd; + return pgd.pgd & PGD_ALLOWED_BITS; } static inline pgdval_t pgd_flags(pgd_t pgd) -- 2.7.4