Received: by 10.192.165.156 with SMTP id m28csp249303imm; Tue, 17 Apr 2018 09:29:57 -0700 (PDT) X-Google-Smtp-Source: AIpwx4/JLMNpJtE5hVUhw/RfjQhwNYZJB74reP6nyTaZdm4NxAD5xGtXRKvzEFyNCquRptViWFzS X-Received: by 10.101.90.194 with SMTP id d2mr2353885pgt.352.1523982597806; Tue, 17 Apr 2018 09:29:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1523982597; cv=none; d=google.com; s=arc-20160816; b=q/N/IgwJ99cnyU4trj7PWiHZpdV2puqiagT0R+6OK3e2hihRoFHYvEFSCriRsAuuwZ wJYtohD/+BkcuZzhJUUPkWS+3sEIkDj//aqd5NvcrnkyjalbCsUZ28TDWFK3OZzqHhG8 TdQoUDII9rB6XlUq0Xk/Inv5kqq+u4r5eTG2LGrRSq4Ia9Fhcko+euEGnHIgNopnC3ic doBCAs6yrEGkd26UdP3V54RuBytvgxMdw+YxLO/PhhTiuRsph0TuHcC3O1qXr1e+LFvo +yPo0XlvygS9Ta0TTXKzFCFcTaG1FAbBc+ea/lQEI/0bpxu3S6cFZ4QARqqyCoF3a6I8 vhjw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=7433tfIY7Y5zXE1TxFiDM/H36Ifmi4qHyVER1fI7Ihw=; b=MrnK/CqMXBbxoUadqFOTeHa6uGaF/VzZo82nNhbObdl/SjcqXNXmtGfy565Ydcj+KL nC/j5PkZ6mroR51GUXckimRiU13j3fFDgX31jY2PaV5H4o2AtflCmC59txonzKiR1hHM 9ggtnmC1/SW4DQqm3tYYF3DTSBBlsTqKyZQCvHTkXDZ7Pzw2F3YaD8BMlf8lsEZ9Dz9S UBYgX2AMJLQPpLTGth/tN9tJiDzsqeSd0mpGgRa5mv3teWhHocoHYVVJ05PnEA00QSEH D1IIoz6qlIe+mFcEnxjM8/+AkebR565S/N8f01S1KYjVMnVXL1uWjlxAT/vMqIOTpLWa n8xA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y72si13204471pfi.46.2018.04.17.09.29.42; Tue, 17 Apr 2018 09:29:57 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1755515AbeDQQIt (ORCPT + 99 others); Tue, 17 Apr 2018 12:08:49 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:35588 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751836AbeDQQIr (ORCPT ); Tue, 17 Apr 2018 12:08:47 -0400 Received: from localhost (unknown [46.44.180.42]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id AB296C98; Tue, 17 Apr 2018 16:08:46 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Greg Kroah-Hartman , Marc Zyngier , Will Deacon , Catalin Marinas , Greg Hackmann , Mark Rutland Subject: [PATCH 4.9 24/66] arm64: Move post_ttbr_update_workaround to C code Date: Tue, 17 Apr 2018 17:58:57 +0200 Message-Id: <20180417155646.903350204@linuxfoundation.org> X-Mailer: git-send-email 2.17.0 In-Reply-To: <20180417155645.868055442@linuxfoundation.org> References: <20180417155645.868055442@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.9-stable review patch. If anyone has any objections, please let me know. ------------------ From: Mark Rutland From: Marc Zyngier commit 95e3de3590e3f2358bb13f013911bc1bfa5d3f53 upstream. We will soon need to invoke a CPU-specific function pointer after changing page tables, so move post_ttbr_update_workaround out into C code to make this possible. Signed-off-by: Marc Zyngier Signed-off-by: Will Deacon Signed-off-by: Catalin Marinas Signed-off-by: Mark Rutland [v4.9 backport] Tested-by: Greg Hackmann Signed-off-by: Greg Kroah-Hartman --- arch/arm64/include/asm/assembler.h | 13 ------------- arch/arm64/mm/context.c | 9 +++++++++ arch/arm64/mm/proc.S | 3 +-- 3 files changed, 10 insertions(+), 15 deletions(-) --- a/arch/arm64/include/asm/assembler.h +++ b/arch/arm64/include/asm/assembler.h @@ -435,17 +435,4 @@ alternative_endif and \phys, \pte, #(((1 << (48 - PAGE_SHIFT)) - 1) << PAGE_SHIFT) .endm -/* - * Errata workaround post TTBR0_EL1 update. - */ - .macro post_ttbr0_update_workaround -#ifdef CONFIG_CAVIUM_ERRATUM_27456 -alternative_if ARM64_WORKAROUND_CAVIUM_27456 - ic iallu - dsb nsh - isb -alternative_else_nop_endif -#endif - .endm - #endif /* __ASM_ASSEMBLER_H */ --- a/arch/arm64/mm/context.c +++ b/arch/arm64/mm/context.c @@ -233,6 +233,15 @@ switch_mm_fastpath: cpu_switch_mm(mm->pgd, mm); } +/* Errata workaround post TTBRx_EL1 update. */ +asmlinkage void post_ttbr_update_workaround(void) +{ + asm(ALTERNATIVE("nop; nop; nop", + "ic iallu; dsb nsh; isb", + ARM64_WORKAROUND_CAVIUM_27456, + CONFIG_CAVIUM_ERRATUM_27456)); +} + static int asids_init(void) { asid_bits = get_cpu_asid_bits(); --- a/arch/arm64/mm/proc.S +++ b/arch/arm64/mm/proc.S @@ -139,8 +139,7 @@ ENTRY(cpu_do_switch_mm) isb msr ttbr0_el1, x0 // now update TTBR0 isb - post_ttbr0_update_workaround - ret + b post_ttbr_update_workaround // Back to C code... ENDPROC(cpu_do_switch_mm) .pushsection ".idmap.text", "awx"