Received: by 10.192.165.156 with SMTP id m28csp1241068imm; Wed, 18 Apr 2018 06:36:40 -0700 (PDT) X-Google-Smtp-Source: AIpwx48g2k6mukoCKBbp337R7CvF+FvfybB8phJNyCi5lGtOOUPB4o9RuowurfoHrEpoB9/xe1PF X-Received: by 2002:a17:902:bd03:: with SMTP id p3-v6mr2142266pls.236.1524058600833; Wed, 18 Apr 2018 06:36:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524058600; cv=none; d=google.com; s=arc-20160816; b=ugA/Y80vKn1rQcQo1oA+GhYXIsv3uEAuldJ6HoURrVh7Rngh0dyP4xcQfVhnTixxub wy8nn7jJ6mMLkgKXEg0asIChQC2DENkV33N6dU6rfvxoIS+/MKnaLx2C2A18uSSV0K5A wLoh1+qGJGx38MzqnS+qVQlxaeHHGlbg9EglA13R+eNpq9ueZnM/U/yDfOnSC4bphka6 Yocl+CXtL0YEUuyteJTm76OTc5Hl4przGEdpXtcECQk0KDvChIPKdOyZPeVn1t/P1bAj fgLx+o+4HCIKvVVqcVn71In60cLSp4JlB4GRbhEVX2mRBs+1/F/IbYiJFgwr5b0fwzTC bCWA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=GEGhwi9kj3+B8Hxq+hjJ/yuXwIF91N7qXt0xeNTfFgY=; b=0SjzuhLNeC8SRqUzzGuzM8zbdgjRASzzWBMq2Upzbv2dSgNLte9ZSbEDmjyw0nT4yU kThZCqLRYwsKWREWY8DWE+GegMJfxKpWugjC28abNabwjf3Mk4zyJ57k47aC9IQwF9Ks Y9PHMI1SjHjwYCgRKcqy0ppvKRzgSAsED1jLgAxnSVJImGyhTrFSfmcr/Jwnxm7d+tRK Iel49wYMmuC3W33DFlPXdQohhCA7fzmtJs7+hh02yDE0XkRqwsYS4STwi23ixvowMAf7 um9+b7zSa3BMYdX7PFqOXmHfuhQnh/MYWTX+jE+wrAZkTUNwuaCrp/TIo+LiCLuze15A bMYA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=JWM9Ntxn; dkim=pass header.i=@codeaurora.org header.s=default header.b=d9gMDqKG; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t29si1072927pgo.539.2018.04.18.06.36.24; Wed, 18 Apr 2018 06:36:40 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=JWM9Ntxn; dkim=pass header.i=@codeaurora.org header.s=default header.b=d9gMDqKG; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752757AbeDRNfE (ORCPT + 99 others); Wed, 18 Apr 2018 09:35:04 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:40086 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752624AbeDRNfA (ORCPT ); Wed, 18 Apr 2018 09:35:00 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 0B0B06076A; Wed, 18 Apr 2018 13:34:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1524058500; bh=rUSuruqPcdfn5ETRo9ym73Sjy/QC1ejn7hXlWM1A3rk=; h=From:To:Cc:Subject:Date:From; b=JWM9Ntxn3oyxiXPcXJzkoB4eEYFFEvPQFGqEUn3QxkvL5k0z70oLFvkc2wDcQIUQ6 fdxtvEbw/xkX8gNbBFVK/1kVI4vZ4BwgjhBhMzZtM22ZomSVyTxdKi0IuxuE0L1XiT CCMA+CyUh6HUnP0E8+gYEoyTfssU3Bnl71HGGDq0= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from anischal-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: anischal@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 5985B60500; Wed, 18 Apr 2018 13:34:55 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1524058499; bh=rUSuruqPcdfn5ETRo9ym73Sjy/QC1ejn7hXlWM1A3rk=; h=From:To:Cc:Subject:Date:From; b=d9gMDqKGzDFZjMWo6766FxUgFfjTMjUKj4np7n3C3vXX4wXlo3sqJpUuQ6asfM6GT zlR0gNl/XGWS5JefteC9EnncAyHrpTsHWqjnjO2Se4UEOMTsbllTXSm9uIZg1zcHGe b7GyxtC7umeJ28q3qsiVqFLlVKNbjTFRDc5GoIHw= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 5985B60500 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=anischal@codeaurora.org From: Amit Nischal To: Stephen Boyd , Michael Turquette Cc: Andy Gross , David Brown , Rajendra Nayak , Odelu Kukatla , Taniya Das , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Amit Nischal Subject: [PATCH v5 0/2] Misc patches to support clocks for SDM845 Date: Wed, 18 Apr 2018 19:04:31 +0530 Message-Id: <1524058473-15860-1-git-send-email-anischal@codeaurora.org> X-Mailer: git-send-email 1.9.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Changes in v5: 1. Adressed review comments for v3 and v4 version of GCC driver for SDM845 https://lkml.org/lkml/2018/4/16/1129 2. Removed bi_tcxo clock being modelled from the GCC driver, as RPMH clock driver would provide the same. https://lkml.org/lkml/2018/4/13/685 3. The GCC clock driver(patch 2) depends upon the below patches related to GDSC operation and RPMh clock driver, which are under review. https://lkml.org/lkml/2018/4/2/143 https://lkml.org/lkml/2018/4/13/685 Changes in v4: 1. Adressed review comments for v2 version of GCC driver for SDM845 https://lkml.org/lkml/2018/4/9/55. 2. The GCC clock driver(patch 3) depends upon the below patches related to GDSC operation and are under review. https://lkml.org/lkml/2018/4/2/142 Changes in v3: 1. Adressed review comments given for v2 series. 2. The GCC clock driver(patch 3) depends upon the below patches related to GDSC operation and are under review. https://lkml.org/lkml/2018/4/2/142 Changes in v2: Fixup for recalc_rate ops for clk_rcg2_shared_ops: There could be few scenarios where shared clocks are configured at rate other than CXO by boot. In those cases there would be a mismatch between the rate calculated by the recalc shared ops and the actual HW register configuration. Fix the same by adding an additional check to read current src from CFG register and make a decision based on that. Changes in v1: https://lkml.org/lkml/2018/1/31/209 This patch series does the miscellaneous changes to support clock nodes for SDM845. Below are the major changes for which the existing code does not have support. 1. Clear hardware clock control bit of RCGs where HW clock control bit is set by default so that software can control those root clocks. 2. Introduces clk_rcg2_shared_ops to support clock controller drivers for SDM845. With new shared ops, RCGs with shared branches will be configured to a safe source in disable path and actual RCG update configuration will be done in enable path instead of doing config update in set_rate. In set_rate(), just cache the rate instead of doing actual configuration update. Also each RCG in clock controller driver will have their own safe configuration frequency table to switch to safe frequency. 3. Add support for controlling Fabia PLL for which the support is not available in existing alpha PLL code. 4. Add Global Clock controller (GCC) driver for SDM845. This should allow most non-multimedia device drivers to probe and control their clocks. [v1] : https://lkml.org/lkml/2018/1/31/209 [v2] : https://lkml.org/lkml/2018/3/8/495 [v3] : https://www.spinics.net/lists/linux-arm-msm/msg35009.html [v4] : https://lkml.org/lkml/2018/4/9/79 Amit Nischal (1): clk: qcom: Configure the RCGs to a safe source as needed Taniya Das (1): clk: qcom: Add Global Clock controller (GCC) driver for SDM845 .../devicetree/bindings/clock/qcom,gcc.txt | 1 + drivers/clk/qcom/Kconfig | 9 + drivers/clk/qcom/Makefile | 1 + drivers/clk/qcom/clk-rcg.h | 7 +- drivers/clk/qcom/clk-rcg2.c | 173 +- drivers/clk/qcom/gcc-sdm845.c | 3456 ++++++++++++++++++++ include/dt-bindings/clock/qcom,gcc-sdm845.h | 237 ++ 7 files changed, 3882 insertions(+), 2 deletions(-) create mode 100644 drivers/clk/qcom/gcc-sdm845.c create mode 100644 include/dt-bindings/clock/qcom,gcc-sdm845.h -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation