Received: by 10.192.165.156 with SMTP id m28csp1317611imm; Wed, 18 Apr 2018 07:50:51 -0700 (PDT) X-Google-Smtp-Source: AIpwx4/oM3/dZuhS/TezNvXZ+fwR1geAT5wSMSKi3RcWtYW5AVk4odGY27V+kpe8LLOi0e14V7S4 X-Received: by 10.99.143.69 with SMTP id r5mr2004465pgn.159.1524063051223; Wed, 18 Apr 2018 07:50:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1524063051; cv=none; d=google.com; s=arc-20160816; b=F33GSZVPmshmZNt05tlDclUM6UTzWCcFn19u1uQsT+bG7js1xrBxr9da15eBqPFD4I WHHQbeKSKz0n2WeAD+e0lBmuzdwytadkTK33yTp5GdeMAgEVf070G/09XfCx2x8WTkx2 PYzVmQrbjbrfV18c8nlKycgMLNRaGixWUdyDfSNRQu4bw16kiz8zv8je6eNFDM1y9lXz vMpGyRYcOwhlZm8+GzE2lio8awmJW8cWQoPmtZVzNTBuSJZNl3QrugKAxR5PGvj98foe jF/2NSRSYrEYfn9FTVbl+RgXtnF3HVgP9K6D7aJQns5j8a4BCEZl6FjILoXG4HOrSrlf EsgA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=VBHe1A98Tp+ZB3/6kzmOg+3/aIVQ7S1uqU2QOVyNJHc=; b=gwm1iv1w+y8rhMVVRK9La3eNcZLSrLqIIHiQ0ixQphQNXdW0YhX7jrNwXTl84HaDu/ z4TJXOjqgfMDDGw92mnmG2rpP7n7Xd/4Ksm3TB1TLInOG1/NGFhnCeNzsBIkowSWRJbV f/ZDwPfgaqHDyur7YPgzDhbOThx6RS0qJ12okYy1opoC3/q6Q1zvCGg++ilDF9t4dblO i3EQDgSyiVw5CfosV6loS6CC8GuJJKacLzPmrZqUYY4m6xy1NHAqEFWRfpBRSFVe8Jux nVTCB3r+V3vzhP2zoL7HQuB4O2JscYSFWv7IYbjZ68p7cSjfDs0PdbyVMLhzDSqK9L/M J6gA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p1si1168320pge.659.2018.04.18.07.50.36; Wed, 18 Apr 2018 07:50:51 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753138AbeDROsp (ORCPT + 99 others); Wed, 18 Apr 2018 10:48:45 -0400 Received: from us01smtprelay-2.synopsys.com ([198.182.60.111]:38743 "EHLO smtprelay.synopsys.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752159AbeDROqv (ORCPT ); Wed, 18 Apr 2018 10:46:51 -0400 Received: from mailhost.synopsys.com (mailhost2.synopsys.com [10.13.184.66]) by smtprelay.synopsys.com (Postfix) with ESMTP id 53E3510C1518; Wed, 18 Apr 2018 07:46:51 -0700 (PDT) Received: from pt02.synopsys.com (pt02.internal.synopsys.com [10.107.23.240]) by mailhost.synopsys.com (Postfix) with ESMTP id 11D9C3A4E; Wed, 18 Apr 2018 07:46:51 -0700 (PDT) Received: from UbuntuMate-64Bits.internal.synopsys.com (gustavo-e7480.internal.synopsys.com [10.107.25.102]) by pt02.synopsys.com (Postfix) with ESMTP id BB4553E58D; Wed, 18 Apr 2018 15:46:49 +0100 (WEST) From: Gustavo Pimentel To: bhelgaas@google.com, lorenzo.pieralisi@arm.com, Joao.Pinto@synopsys.com, jingoohan1@gmail.com, kishon@ti.com, robh+dt@kernel.org, mark.rutland@arm.com Cc: linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, gustavo.pimentel@synopsys.com Subject: [PATCH v6 6/9] PCI: dwc: Define maximum number of vectors Date: Wed, 18 Apr 2018 15:46:41 +0100 Message-Id: <94ef244ea1b69bb610e282b59be77baea555797a.1524062073.git.gustavo.pimentel@synopsys.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: References: In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Adds a callback that defines the maximum number of vectors that can be use by the Root Complex. Since this is a parameter associated to each SoC IP setting, makes sense to be configurable and easily visible to future modifications. The designware IP supports a maximum of 256 vectors. Signed-off-by: Gustavo Pimentel Acked-by: Joao Pinto --- Change v1->v2: - Nothing changed, just to follow the patch set version. Change v2->v3: - Nothing changed, just to follow the patch set version. Changes v3->v4: - Nothing changed, just to follow the patch set version. Changes v4->v5: - Nothing changed, just to follow the patch set version. Changes v5->v6: - Nothing changed, just to follow the patch set version. drivers/pci/dwc/pcie-designware-plat.c | 6 ++++++ 1 file changed, 6 insertions(+) diff --git a/drivers/pci/dwc/pcie-designware-plat.c b/drivers/pci/dwc/pcie-designware-plat.c index efc315c..5937fed 100644 --- a/drivers/pci/dwc/pcie-designware-plat.c +++ b/drivers/pci/dwc/pcie-designware-plat.c @@ -48,8 +48,14 @@ static int dw_plat_pcie_host_init(struct pcie_port *pp) return 0; } +static void dw_plat_set_num_vectors(struct pcie_port *pp) +{ + pp->num_vectors = MAX_MSI_IRQS; +} + static const struct dw_pcie_host_ops dw_plat_pcie_host_ops = { .host_init = dw_plat_pcie_host_init, + .set_num_vectors = dw_plat_set_num_vectors, }; static int dw_plat_pcie_establish_link(struct dw_pcie *pci) -- 2.7.4